summaryrefslogtreecommitdiff
path: root/chip/stm32/registers.h
diff options
context:
space:
mode:
authorWei-Ning Huang <wnhuang@google.com>2017-05-07 13:48:22 +0800
committerchrome-bot <chrome-bot@chromium.org>2017-06-20 04:12:14 -0700
commit5f523464bb04b508e265de6304a92683742ffe2e (patch)
tree3a5e2420d283cf74db920c1138939cc9cd54154a /chip/stm32/registers.h
parentced1b4f90a1e1c28f45b152c3f17675f32233623 (diff)
downloadchrome-ec-5f523464bb04b508e265de6304a92683742ffe2e.tar.gz
stm32: flash: enable data and instruction cache properly
The flash controller of STM32F4 and STM32L4 supports data and instruction caching. Enable them properly. BRANCH=none BUG=b:38077127 TEST=on rose, > rw 0x40023c00 read 0x40023c00 = 0x00000701 Touch process loop is 5% faster. Change-Id: Ibb28c0ed0c6a293547d5f0f7c6962f36fa417dd3 Signed-off-by: Wei-Ning Huang <wnhuang@google.com> Reviewed-on: https://chromium-review.googlesource.com/497230 Commit-Ready: Wei-Ning Huang <wnhuang@chromium.org> Tested-by: Wei-Ning Huang <wnhuang@chromium.org> Reviewed-by: Wei-Ning Huang <wnhuang@chromium.org> Reviewed-by: Vincent Palatin <vpalatin@chromium.org>
Diffstat (limited to 'chip/stm32/registers.h')
-rw-r--r--chip/stm32/registers.h2
1 files changed, 2 insertions, 0 deletions
diff --git a/chip/stm32/registers.h b/chip/stm32/registers.h
index 1e2cc14bd7..7616ea0355 100644
--- a/chip/stm32/registers.h
+++ b/chip/stm32/registers.h
@@ -1356,6 +1356,8 @@ typedef volatile struct stm32_spi_regs stm32_spi_regs_t;
#define STM32_FLASH_ACR_PRFTEN (1 << 8)
#define STM32_FLASH_ACR_ICEN (1 << 9)
#define STM32_FLASH_ACR_DCEN (1 << 10)
+#define STM32_FLASH_ACR_ICRST (1 << 11)
+#define STM32_FLASH_ACR_DCRST (1 << 12)
#define STM32_FLASH_PDKEYR REG32(STM32_FLASH_REGS_BASE + 0x04)
#define STM32_FLASH_KEYR REG32(STM32_FLASH_REGS_BASE + 0x08)
#define FLASH_KEYR_KEY1 0x45670123