summaryrefslogtreecommitdiff
path: root/chip/stm32/trng.c
diff options
context:
space:
mode:
authorNicolas Norvez <norvez@chromium.org>2019-02-21 12:02:15 -0800
committerchrome-bot <chrome-bot@chromium.org>2019-04-03 18:13:41 -0700
commit204eb153327c59688fb430eb51471a76ecc61dee (patch)
treee0d69f323cfb48a1ab5f700292c5e7f7c2e0f610 /chip/stm32/trng.c
parent198e32b42853a507d1482766a6b8c96731038c59 (diff)
downloadchrome-ec-204eb153327c59688fb430eb51471a76ecc61dee.tar.gz
stm32f412: add TRNG support
No need to set up the TRNG's clock, on STM32F4 it always uses the PLL's output that is set on boot. BRANCH=None BUG=b:124770147 TEST=hatch_fp builds. STM32F412's TRNG is not used on other projects. Change-Id: Ie1f268137ee9a3a76cd0350e3ea5b2e85def1b76 Signed-off-by: Nicolas Norvez <norvez@chromium.org> Reviewed-on: https://chromium-review.googlesource.com/1481653 Reviewed-by: Aseda Aboagye <aaboagye@chromium.org>
Diffstat (limited to 'chip/stm32/trng.c')
-rw-r--r--chip/stm32/trng.c7
1 files changed, 7 insertions, 0 deletions
diff --git a/chip/stm32/trng.c b/chip/stm32/trng.c
index 7799c03f93..8ef7b891a7 100644
--- a/chip/stm32/trng.c
+++ b/chip/stm32/trng.c
@@ -68,6 +68,11 @@ void init_trng(void)
STM32_RCC_D2CCIP2R =
(STM32_RCC_D2CCIP2R & ~STM32_RCC_D2CCIP2_RNGSEL_MASK)
| STM32_RCC_D2CCIP2_RNGSEL_HSI48;
+#elif defined(CHIP_FAMILY_STM32F4)
+ /*
+ * The RNG clock is the same as the SDIO/USB OTG clock, already set at
+ * 48 MHz during clock initialisation. Nothing to do.
+ */
#else
#error "Please add support for CONFIG_RNG on this chip family."
#endif
@@ -85,6 +90,8 @@ void exit_trng(void)
STM32_RCC_CRRCR &= ~STM32_RCC_CRRCR_HSI48ON;
#elif defined(CHIP_FAMILY_STM32H7)
STM32_RCC_CR &= ~STM32_RCC_CR_HSI48ON;
+#elif defined(CHIP_FAMILY_STM32F4)
+ /* Nothing to do */
#endif
}