diff options
Diffstat (limited to 'chip/npcx/config_flash_layout.h')
-rw-r--r-- | chip/npcx/config_flash_layout.h | 135 |
1 files changed, 0 insertions, 135 deletions
diff --git a/chip/npcx/config_flash_layout.h b/chip/npcx/config_flash_layout.h deleted file mode 100644 index 79961548c9..0000000000 --- a/chip/npcx/config_flash_layout.h +++ /dev/null @@ -1,135 +0,0 @@ -/* Copyright 2015 The Chromium OS Authors. All rights reserved. - * Use of this source code is governed by a BSD-style license that can be - * found in the LICENSE file. - */ - -#ifndef __CROS_EC_CONFIG_FLASH_LAYOUT_H -#define __CROS_EC_CONFIG_FLASH_LAYOUT_H - -/* - * npcx flash layout: - * - Memory-mapped external SPI. - * - Image header at the beginning of protected region, followed by RO image. - * - RW image starts at the second half of flash. - */ - -/* Memmapped, external SPI */ -#define CONFIG_EXTERNAL_STORAGE -#define CONFIG_MAPPED_STORAGE -/* Storage is memory-mapped, but program runs from SRAM */ -#define CONFIG_MAPPED_STORAGE_BASE 0x64000000 -#undef CONFIG_FLASH_PSTATE - -#if defined(CHIP_VARIANT_NPCX5M5G) -#define CONFIG_EC_PROTECTED_STORAGE_OFF 0 -#define CONFIG_EC_PROTECTED_STORAGE_SIZE 0x20000 -#define CONFIG_EC_WRITABLE_STORAGE_OFF 0x20000 -#define CONFIG_EC_WRITABLE_STORAGE_SIZE 0x20000 -#elif defined(CHIP_VARIANT_NPCX5M6G) -#define CONFIG_EC_PROTECTED_STORAGE_OFF 0 -#define CONFIG_EC_PROTECTED_STORAGE_SIZE 0x40000 -#define CONFIG_EC_WRITABLE_STORAGE_OFF 0x40000 -#define CONFIG_EC_WRITABLE_STORAGE_SIZE 0x40000 -#elif defined(CHIP_VARIANT_NPCX7M6F) || defined(CHIP_VARIANT_NPCX7M6FB) || \ - defined(CHIP_VARIANT_NPCX7M6FC) || defined(CHIP_VARIANT_NPCX7M6G) || \ - defined(CHIP_VARIANT_NPCX7M7FC) || defined(CHIP_VARIANT_NPCX7M7WC) -#define CONFIG_EC_PROTECTED_STORAGE_OFF 0 -#define CONFIG_EC_PROTECTED_STORAGE_SIZE 0x40000 -#define CONFIG_EC_WRITABLE_STORAGE_OFF 0x40000 -#define CONFIG_EC_WRITABLE_STORAGE_SIZE 0x40000 -#elif defined(CHIP_VARIANT_NPCX7M7WB) -#define CONFIG_EC_PROTECTED_STORAGE_OFF 0 -#define CONFIG_EC_PROTECTED_STORAGE_SIZE 0x80000 -#define CONFIG_EC_WRITABLE_STORAGE_OFF 0x80000 -#define CONFIG_EC_WRITABLE_STORAGE_SIZE 0x80000 -#elif defined(CHIP_VARIANT_NPCX9M3F) || defined(CHIP_VARIANT_NPCX9M6F) -#define CONFIG_EC_PROTECTED_STORAGE_OFF 0 -#define CONFIG_EC_PROTECTED_STORAGE_SIZE 0x40000 -#define CONFIG_EC_WRITABLE_STORAGE_OFF 0x40000 -#define CONFIG_EC_WRITABLE_STORAGE_SIZE 0x40000 -#else -#error "Unsupported chip variant" -#endif - -/* Header support which is used by booter to copy FW from flash to code ram */ -#define NPCX_RO_HEADER -#define CONFIG_RO_HDR_MEM_OFF 0x0 -#define CONFIG_RO_HDR_SIZE 0x40 - -#define CONFIG_WP_STORAGE_OFF CONFIG_EC_PROTECTED_STORAGE_OFF -#define CONFIG_WP_STORAGE_SIZE CONFIG_EC_PROTECTED_STORAGE_SIZE - -/* RO firmware in program memory - use all of program memory */ -#define CONFIG_RO_MEM_OFF 0 -#define CONFIG_RO_SIZE NPCX_PROGRAM_MEMORY_SIZE - -/* - * ROM resident area in flash used to store data objects that are not copied - * into code RAM. Enable using the CONFIG_CHIP_INIT_ROM_REGION option. - */ -#define CONFIG_RO_ROM_RESIDENT_MEM_OFF CONFIG_RO_SIZE -#define CONFIG_RO_ROM_RESIDENT_SIZE \ - (CONFIG_EC_PROTECTED_STORAGE_SIZE - CONFIG_RO_SIZE) - -/* - * RW firmware in program memory - Identical to RO, only one image loaded at - * a time. - */ -#define CONFIG_RW_MEM_OFF CONFIG_RO_MEM_OFF -#define CONFIG_RW_SIZE CONFIG_RO_SIZE - -#define CONFIG_RW_ROM_RESIDENT_MEM_OFF CONFIG_RW_SIZE -#define CONFIG_RW_ROM_RESIDENT_SIZE \ - (CONFIG_EC_WRITABLE_STORAGE_SIZE - CONFIG_RW_SIZE) - -#if (CONFIG_RO_SIZE != CONFIG_RW_SIZE) -#error "Unsupported.. FLASH_ERASE_SIZE assumes RO and RW size is same!" -#endif - -#if (CONFIG_RO_MEM_OFF != 0) -#error "Unsupported.. CONFIG_RO_MEM_OFF is assumed to be 0!" -#endif - -/* - * The common flash support requires that the CONFIG_WP_STORAGE_SIZE and - * CONFIG_EC_WRITABLE_STORAGE_SIZE are both a multiple of - * CONFIG_FLASH_ERASE_SIZE. - * - * THE NPCX supports erase sizes of 64 KiB, 32 KiB, and 4 KiB. The NPCX flash - * driver does not currently support CONFIG_FLASH_MULTIPLE_REGION, so set - * the erase size to the maximum (64 KiB) for the best performance. - * Using smaller erase sizes increases boot time. If write protected and - * writable flash regions are not a multiple of 64 KiB, then support - * for CONFIG_FLASH_MULTIPLE_REGION must be added. - */ -#define CONFIG_FLASH_ERASE_SIZE 0x10000 -#define NPCX_ERASE_COMMAND CMD_BLOCK_64K_ERASE - -#if (CONFIG_WP_STORAGE_SIZE != CONFIG_EC_WRITABLE_STORAGE_SIZE) -#error "NPCX flash support assumes CONFIG_WP_STORAGE_SIZE and " \ - "CONFIG_EC_WRITABLE_STORAGE_SIZE are the same." -#endif - -/* - * If the total flash size is not a multiple of 64k, this slows the boot - * time. CONFIG_FLASH_MULTIPLE_REGION should be enabled in this case to - * optimize the erase block handling. - */ -#if ((CONFIG_WP_STORAGE_SIZE % CONFIG_FLASH_ERASE_SIZE) != 0) -#error "CONFIG_WP_STORAGE_SIZE is not a multiple of 64K. Correct the flash " \ - "size or add support for CONFIG_FLASH_MULTIPLE_REGION." -#endif - -#define CONFIG_FLASH_BANK_SIZE CONFIG_FLASH_ERASE_SIZE -#define CONFIG_FLASH_WRITE_SIZE 0x1 /* minimum write size */ -#define CONFIG_FLASH_WRITE_IDEAL_SIZE 256 /* one page size for write */ - -/* Use 4k sector erase for NPCX monitor flash erase operations. */ -#define NPCX_MONITOR_FLASH_ERASE_SIZE 0x1000 - -/* RO image resides at start of protected region, right after header */ -#define CONFIG_RO_STORAGE_OFF CONFIG_RO_HDR_SIZE -/* RW image resides at start of writable region */ -#define CONFIG_RW_STORAGE_OFF 0 - -#endif /* __CROS_EC_CONFIG_FLASH_LAYOUT_H */ |