1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
|
/* Copyright (c) 2014 The Chromium OS Authors. All rights reserved.
* Use of this source code is governed by a BSD-style license that can be
* found in the LICENSE file.
*/
/* Twinkie dongle configuration */
#ifndef __BOARD_H
#define __BOARD_H
/* 48 MHz SYSCLK clock frequency */
#define CPU_CLOCK 48000000
/* the UART console is on USART1 (PA9/PA10) */
#define CONFIG_UART_CONSOLE 1
/* Optional features */
#define CONFIG_STM_HWTIMER32
#define CONFIG_ADC
#define CONFIG_BOARD_PRE_INIT
#define CONFIG_I2C
#define CONFIG_INA231
#undef CONFIG_WATCHDOG_HELP
#undef CONFIG_LID_SWITCH
#undef CONFIG_TASK_PROFILING
/* I2C ports configuration */
#define I2C_PORT_MASTER 0
/*
* Allow dangerous commands all the time, since we don't have a write protect
* switch.
*/
#define CONFIG_SYSTEM_UNLOCKED
#ifndef __ASSEMBLER__
/* Timer selection */
#define TIM_CLOCK_PD_RX 1
#define TIM_CLOCK32 2
#define TIM_ADC 3
/* GPIO signal list */
enum gpio_signal {
GPIO_CC2_ALERT_L,
GPIO_VBUS_ALERT_L,
GPIO_CC1_EN,
GPIO_CC1_PD,
GPIO_CC2_EN,
GPIO_CC2_PD,
GPIO_DAC,
GPIO_CC1_RA,
GPIO_USB_DM,
GPIO_USB_DP,
GPIO_CC1_RPUSB,
GPIO_CC1_RP1A5,
GPIO_CC1_RP3A0,
GPIO_CC2_RPUSB,
GPIO_CC1_TX_EN,
GPIO_CC2_TX_EN,
GPIO_CC1_RD,
GPIO_I2C_SCL,
GPIO_I2C_SDA,
GPIO_CC2_RD,
GPIO_LED_G_L,
GPIO_LED_R_L,
GPIO_LED_B_L,
GPIO_CC2_RA,
GPIO_CC2_RP1A5,
GPIO_CC2_RP3A0,
/* Unimplemented signals we emulate */
GPIO_ENTERING_RW,
GPIO_WP_L,
/* Number of GPIOs; not an actual GPIO */
GPIO_COUNT
};
/* ADC signal */
enum adc_channel {
ADC_CH_CC1_PD = 0,
ADC_CH_CC2_PD,
/* Number of ADC channels */
ADC_CH_COUNT
};
#endif /* !__ASSEMBLER__ */
#endif /* __BOARD_H */
|