blob: 08c14718ec89896b41dc2f48e2442e849ea39059 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
|
/* Copyright 2018 The Chromium OS Authors. All rights reserved.
* Use of this source code is governed by a BSD-style license that can be
* found in the LICENSE file.
*/
/* Icelake chipset power control module for Chrome EC */
#ifndef __CROS_EC_ICELAKE_H
#define __CROS_EC_ICELAKE_H
#include "stdbool.h"
/* Input state flags. */
#define IN_PCH_SLP_S3_DEASSERTED POWER_SIGNAL_MASK(X86_SLP_S3_DEASSERTED)
#define IN_PCH_SLP_S4_DEASSERTED POWER_SIGNAL_MASK(X86_SLP_S4_DEASSERTED)
#define IN_PCH_SLP_SUS_DEASSERTED POWER_SIGNAL_MASK(X86_SLP_SUS_DEASSERTED)
#define IN_ALL_PM_SLP_DEASSERTED (IN_PCH_SLP_S3_DEASSERTED | \
IN_PCH_SLP_S4_DEASSERTED | \
IN_PCH_SLP_SUS_DEASSERTED)
#define IN_PGOOD_ALL_CORE POWER_SIGNAL_MASK(X86_DSW_DPWROK)
#define IN_ALL_S0 (IN_PGOOD_ALL_CORE | IN_ALL_PM_SLP_DEASSERTED)
#define CHIPSET_G3S5_POWERUP_SIGNAL IN_PCH_SLP_SUS_DEASSERTED
#define CHARGER_INITIALIZED_DELAY_MS 100
#define CHARGER_INITIALIZED_TRIES 40
/* Power signals list */
enum power_signal {
X86_SLP_S0_DEASSERTED,
X86_SLP_S3_DEASSERTED,
X86_SLP_S4_DEASSERTED,
X86_SLP_SUS_DEASSERTED,
X86_RSMRST_L_PGOOD,
X86_DSW_DPWROK,
X86_ALL_SYS_PGOOD,
/* Number of X86 signals */
POWER_SIGNAL_COUNT
};
struct intel_x86_pwrok_signal {
enum gpio_signal gpio;
bool active_low;
int delay_ms;
};
/*
* Ice Lake/Tiger Lake/Jasper Lake PWROK Generation
*
* The following signals are controlled based on the state of the ALL_SYS_PWRGD
* signal
*
* VCCIN enable (input to the VCCIN voltage rail controller)
* VCCST_PWRGD (input to the SoC)
* PCH_PWROK (input to the SoC)
* SYS_PWROK (input to the SoC)
*
* For any the above signals that are controlled by the EC, create an entry
* in the pwrok_signal_assert_list[] and pwrok_signal_deassert_list[] arrays.
* The typical order for asserting the signals is shown above, the deassert
* order is the reverse.
*
* ALL_SYS_PWRGD indicates when all the following are asserted.
* RSMRST_PWRGD & DPWROK
* S4 voltage rails good (DDR)
* VCCST voltage rail good
* S0 voltage rails good
*
* ALL_SYS_PWRGD can be implemented as a single GPIO if the platform power logic
* combines the above power good signals. Otherwise your board can override
* intel_x86_get_pg_ec_all_sys_pwrgd() to check multiple power good signals.
*/
extern const struct intel_x86_pwrok_signal pwrok_signal_assert_list[];
extern const int pwrok_signal_assert_count;
extern const struct intel_x86_pwrok_signal pwrok_signal_deassert_list[];
extern const int pwrok_signal_deassert_count;
#endif /* __CROS_EC_ICELAKE_H */
|