1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
|
/*
* FreeRTOS V202104.00
* Copyright (C) 2020 Amazon.com, Inc. or its affiliates. All Rights Reserved.
*
* Permission is hereby granted, free of charge, to any person obtaining a copy of
* this software and associated documentation files (the "Software"), to deal in
* the Software without restriction, including without limitation the rights to
* use, copy, modify, merge, publish, distribute, sublicense, and/or sell copies of
* the Software, and to permit persons to whom the Software is furnished to do so,
* subject to the following conditions:
*
* The above copyright notice and this permission notice shall be included in all
* copies or substantial portions of the Software.
*
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, FITNESS
* FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR
* COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER
* IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
*
* http://www.FreeRTOS.org
* http://aws.amazon.com/freertos
*
* 1 tab == 4 spaces!
*/
.file "RegTest.S"
#include "FreeRTOSConfig.h"
#include "ISR_Support.h"
.extern ulRegTest1Counter
.extern ulRegTest2Counter
.extern dRegTest1_st7
.extern dRegTest1_st6
.extern dRegTest1_st5
.extern dRegTest1_st4
.extern dRegTest1_st3
.extern dRegTest1_st2
.extern dRegTest1_st1
.extern dRegTest2_st7
.extern dRegTest2_st6
.extern dRegTest2_st5
.extern dRegTest2_st4
.extern dRegTest2_st3
.extern dRegTest2_st2
.extern dRegTest2_st1
.extern vGenerateYieldInterrupt
.extern vHPETIRQHandler1
.global vRegTest1
.global vRegTest2
.global vApplicationHPETTimer1Wrapper
.section .text.last /* Push up the memory to check executing from higher memory addresses. */
.align 4
.func vRegTest1
vRegTest1:
/* Set initial values into the general purpose registers. */
movl $0x11111111, %eax
movl $0x22222222, %ebx
movl $0x33333333, %ecx
movl $0x44444444, %edx
movl $0x55555555, %esi
movl $0x66666666, %edi
/* Set initial values into the floating point registers. */
.if configSUPPORT_FPU == 1
fldl dRegTest1_st7
fldl dRegTest1_st6
fldl dRegTest1_st5
fldl dRegTest1_st4
fldl dRegTest1_st3
fldl dRegTest1_st2
fldl dRegTest1_st1
.endif /* configSUPPORT_FPU */
_RegTest1Loop:
/* Loop checking the values originally loaded into the general purpose
registers remain through the life of the task. */
cmp $0x11111111, %eax
jne _RegTest1Error
cmp $0x22222222, %ebx
jne _RegTest1Error
cmp $0x33333333, %ecx
jne _RegTest1Error
cmp $0x44444444, %edx
jne _RegTest1Error
cmp $0x55555555, %esi
jne _RegTest1Error
cmp $0x66666666, %edi
jne _RegTest1Error
.if configSUPPORT_FPU == 1
/* Loop checking the values originally loaded into the floating point
registers remain through the life of the task. */
push %eax /* push clobbered register. */
fldl dRegTest1_st7 /* st( 0 ) set to st( 7 ) value. */
fucomp %st( 7 ) /* Compare st( 0 ) with st( 7 ) and pop. */
fnstsw %ax /* Copy status word to ax. */
and $0x45, %ah /* Mask bits. */
xor $0x40, %ah /* test bits. */
jne _RegTest1Error
fldl dRegTest1_st6
fucomp %st( 6 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest1_st5
fucomp %st( 5 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest1_st4
fucomp %st( 4 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest1_st3
fucomp %st( 3 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest1_st2
fucomp %st( 2 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest1_st1
fucomp %st( 1 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
/* Restore clobbered register. */
pop %eax
.endif /* configSUPPORT_FPU */
/* Incrememnt the loop counter to prove this task has not gone into the
error null loop. */
add $1, ulRegTest1Counter
/* Loop again. */
jmp _RegTest1Loop
_RegTest1Error:
jmp .
.endfunc
/*-----------------------------------------------------------*/
.func vRegTest2
vRegTest2:
/* Set initial values into the general purpose registers. */
movl $0x10101010, %eax
movl $0x20202020, %ebx
movl $0x30303030, %ecx
movl $0x40404040, %edx
movl $0x50505050, %esi
movl $0x60606060, %edi
/* Set initial values into the floating point registers. */
.if configSUPPORT_FPU == 1
fldl dRegTest2_st7
fldl dRegTest2_st6
fldl dRegTest2_st5
fldl dRegTest2_st4
fldl dRegTest2_st3
fldl dRegTest2_st2
fldl dRegTest2_st1
.endif
_RegTest2Loop:
/* Loop checking the values originally loaded into the general purpose
registers remain through the life of the task. */
cmp $0x10101010, %eax
jne _RegTest2Error
cmp $0x20202020, %ebx
jne _RegTest2Error
cmp $0x30303030, %ecx
jne _RegTest2Error
cmp $0x40404040, %edx
jne _RegTest2Error
cmp $0x50505050, %esi
jne _RegTest2Error
cmp $0x60606060, %edi
jne _RegTest1Error
.if configSUPPORT_FPU == 1
/* Loop checking the values originally loaded into the floating point
registers remain through the life of the task. */
/* Loop checking the values originally loaded into the floating point
registers remain through the life of the task. */
push %eax /* push clobbered register. */
fldl dRegTest2_st7 /* st( 0 ) set to st( 7 ) value. */
fucomp %st( 7 ) /* Compare st( 0 ) with st( 7 ) and pop. */
fnstsw %ax /* Copy status word to ax. */
and $0x45, %ah /* Mask bits. */
xor $0x40, %ah /* test bits. */
jne _RegTest1Error
fldl dRegTest2_st6
fucomp %st( 6 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest2_st5
fucomp %st( 5 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest2_st4
fucomp %st( 4 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest2_st3
fucomp %st( 3 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest2_st2
fucomp %st( 2 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
fldl dRegTest2_st1
fucomp %st( 1 )
fnstsw %ax
and $0x45, %ah
xor $0x40, %ah
jne _RegTest1Error
/* Restore clobbered register. */
pop %eax
.endif /* configSUPPORT_FPU */
/* Force a yield from one of the reg test tasks to increase coverage. */
call vGenerateYieldInterrupt
/* Increment the loop counter to prove this task has not entered the error
null loop. */
add $1, ulRegTest2Counter
jmp _RegTest2Loop
_RegTest2Error:
jmp .
.endfunc
/*-----------------------------------------------------------*/
/* Purely for demonstration purposes, two of the HPET timers used by the
IntQueue test use the central interrupt handler, and timer 1 uses its own
assembly wrapper - which is defined below. See
http://www.freertos.org/RTOS_Intel_Quark_Galileo_GCC.html#interrupts for more
information. */
.func vApplicationHPETTimer1Wrapper
vApplicationHPETTimer1Wrapper:
portFREERTOS_INTERRUPT_ENTRY
call vHPETIRQHandler1
portFREERTOS_INTERRUPT_EXIT
.endfunc
.end
|