summaryrefslogtreecommitdiff
path: root/sim/testsuite/sim/cris/asm/raw14.ms
diff options
context:
space:
mode:
Diffstat (limited to 'sim/testsuite/sim/cris/asm/raw14.ms')
-rw-r--r--sim/testsuite/sim/cris/asm/raw14.ms14
1 files changed, 14 insertions, 0 deletions
diff --git a/sim/testsuite/sim/cris/asm/raw14.ms b/sim/testsuite/sim/cris/asm/raw14.ms
new file mode 100644
index 00000000000..f08632869a5
--- /dev/null
+++ b/sim/testsuite/sim/cris/asm/raw14.ms
@@ -0,0 +1,14 @@
+; Checking read-after-write: cycles included in "schedulable".
+#mach: crisv32
+#output: Schedulable clock cycles, total @: 6\n
+#output: Memory source stall cycles: 0\n
+#output: Memory read-after-write stall cycles: 2\n
+#output: Movem source stall cycles: 0\n
+#output: Movem destination stall cycles: 0\n
+#output: Movem address stall cycles: 0\n
+#output: Multiplication source stall cycles: 0\n
+#output: Jump source stall cycles: 0\n
+#output: Branch misprediction stall cycles: 0\n
+#output: Jump target stall cycles: 0\n
+#sim: --cris-cycles=schedulable
+ .include "raw4.ms"