diff options
Diffstat (limited to 'sim/testsuite/sim/frv/fr550/cmmachu.cgs')
-rw-r--r-- | sim/testsuite/sim/frv/fr550/cmmachu.cgs | 858 |
1 files changed, 0 insertions, 858 deletions
diff --git a/sim/testsuite/sim/frv/fr550/cmmachu.cgs b/sim/testsuite/sim/frv/fr550/cmmachu.cgs deleted file mode 100644 index 176d1b1aca6..00000000000 --- a/sim/testsuite/sim/frv/fr550/cmmachu.cgs +++ /dev/null @@ -1,858 +0,0 @@ -# frv testcase for cmmachu $GRi,$GRj,$GRk,$CCi,$cond -# mach: all - - .include "../testutils.inc" - - start - - .global cmmachu -cmmachu: - set_spr_immed 0x1b1b,cccr - - set_spr_immed 0,msr0 - set_accg_immed 0,accg0 - set_acc_immed 0,acc0 - set_accg_immed 0,accg1 - set_acc_immed 0,acc1 - set_fr_iimmed 3,2,fr7 ; multiply small numbers - set_fr_iimmed 2,3,fr8 - cmmachu fr7,fr8,acc0,cc0,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 6,acc0 - test_accg_immed 0,accg1 - test_acc_immed 6,acc1 - - set_fr_iimmed 1,2,fr7 ; multiply by 1 - set_fr_iimmed 2,1,fr8 - cmmachu fr7,fr8,acc0,cc0,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 8,acc0 - test_accg_immed 0,accg1 - test_acc_immed 8,acc1 - - set_fr_iimmed 0,2,fr7 ; multiply by 0 - set_fr_iimmed 2,0,fr8 - cmmachu fr7,fr8,acc0,cc0,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 8,acc0 - test_accg_immed 0,accg1 - test_acc_immed 8,acc1 - - set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result - set_fr_iimmed 2,0x3fff,fr8 - cmmachu fr7,fr8,acc0,cc0,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_limmed 0x0000,0x8006,acc0 - test_accg_immed 0,accg1 - test_acc_limmed 0x0000,0x8006,acc1 - - set_fr_iimmed 0x4000,2,fr7 ; 16 bit result - set_fr_iimmed 2,0x4000,fr8 - cmmachu fr7,fr8,acc0,cc0,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_limmed 0x0001,0x0006,acc0 - test_accg_immed 0,accg1 - test_acc_limmed 0x0001,0x0006,acc1 - - set_fr_iimmed 0x8000,2,fr7 ; 17 bit result - set_fr_iimmed 2,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc4,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 0x00020006,acc0 - test_accg_immed 0,accg1 - test_acc_immed 0x00020006,acc1 - - set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result - set_fr_iimmed 0x7fff,0x7fff,fr8 - cmmachu fr7,fr8,acc0,cc4,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 0x40010007,acc0 - test_accg_immed 0,accg1 - test_acc_immed 0x40010007,acc1 - - set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result - set_fr_iimmed 0x8000,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc4,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_limmed 0x8001,0x0007,acc0 - test_accg_immed 0,accg1 - test_acc_limmed 0x8001,0x0007,acc1 - - set_fr_iimmed 0xffff,0xffff,fr7 ; max positive result - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc4,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 1,accg0 - test_acc_limmed 0x7fff,0x0008,acc0 - test_accg_immed 1,accg1 - test_acc_limmed 0x7fff,0x0008,acc1 - - set_accg_immed 0xff,accg0 ; saturation - set_acc_immed 0xffffffff,acc0 - set_accg_immed 0xff,accg1 - set_acc_immed 0xffffffff,acc1 - set_fr_iimmed 1,1,fr7 - set_fr_iimmed 1,1,fr8 - cmmachu fr7,fr8,acc0,cc4,1 - test_spr_bits 0x3c,2,0xc,msr0 ; msr0.sie is set - test_spr_bits 2,1,1,msr0 ; msr0.ovf is set - test_spr_bits 1,0,1,msr0 ; msr0.aovf is set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set - test_accg_immed 0xff,accg0 - test_acc_limmed 0xffff,0xffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_limmed 0xffff,0xffff,acc1 - - set_fr_iimmed 0xffff,0x0000,fr7 - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc4,1 - test_spr_bits 0x3c,2,0x8,msr0 ; msr0.sie is set - test_spr_bits 2,1,1,msr0 ; msr0.ovf is set - test_spr_bits 1,0,1,msr0 ; msr0.aovf is set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set - test_accg_immed 0xff,accg0 - test_acc_limmed 0xffff,0xffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_limmed 0xffff,0xffff,acc1 - - set_spr_immed 0,msr0 - set_accg_immed 0,accg0 - set_acc_immed 0,acc0 - set_accg_immed 0,accg1 - set_acc_immed 0,acc1 - set_fr_iimmed 3,2,fr7 ; multiply small numbers - set_fr_iimmed 2,3,fr8 - cmmachu fr7,fr8,acc0,cc1,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 6,acc0 - test_accg_immed 0,accg1 - test_acc_immed 6,acc1 - - set_fr_iimmed 1,2,fr7 ; multiply by 1 - set_fr_iimmed 2,1,fr8 - cmmachu fr7,fr8,acc0,cc1,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 8,acc0 - test_accg_immed 0,accg1 - test_acc_immed 8,acc1 - - set_fr_iimmed 0,2,fr7 ; multiply by 0 - set_fr_iimmed 2,0,fr8 - cmmachu fr7,fr8,acc0,cc1,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 8,acc0 - test_accg_immed 0,accg1 - test_acc_immed 8,acc1 - - set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result - set_fr_iimmed 2,0x3fff,fr8 - cmmachu fr7,fr8,acc0,cc1,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_limmed 0x0000,0x8006,acc0 - test_accg_immed 0,accg1 - test_acc_limmed 0x0000,0x8006,acc1 - - set_fr_iimmed 0x4000,2,fr7 ; 16 bit result - set_fr_iimmed 2,0x4000,fr8 - cmmachu fr7,fr8,acc0,cc1,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_limmed 0x0001,0x0006,acc0 - test_accg_immed 0,accg1 - test_acc_limmed 0x0001,0x0006,acc1 - - set_fr_iimmed 0x8000,2,fr7 ; 17 bit result - set_fr_iimmed 2,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc5,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 0x00020006,acc0 - test_accg_immed 0,accg1 - test_acc_immed 0x00020006,acc1 - - set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result - set_fr_iimmed 0x7fff,0x7fff,fr8 - cmmachu fr7,fr8,acc0,cc5,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_immed 0x40010007,acc0 - test_accg_immed 0,accg1 - test_acc_immed 0x40010007,acc1 - - set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result - set_fr_iimmed 0x8000,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc5,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0,accg0 - test_acc_limmed 0x8001,0x0007,acc0 - test_accg_immed 0,accg1 - test_acc_limmed 0x8001,0x0007,acc1 - - set_fr_iimmed 0xffff,0xffff,fr7 ; max positive result - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc5,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 1,accg0 - test_acc_limmed 0x7fff,0x0008,acc0 - test_accg_immed 1,accg1 - test_acc_limmed 0x7fff,0x0008,acc1 - - set_accg_immed 0xff,accg0 ; saturation - set_acc_immed 0xffffffff,acc0 - set_accg_immed 0xff,accg1 - set_acc_immed 0xffffffff,acc1 - set_fr_iimmed 1,1,fr7 - set_fr_iimmed 1,1,fr8 - cmmachu fr7,fr8,acc0,cc5,0 - test_spr_bits 0x3c,2,0xc,msr0 ; msr0.sie is set - test_spr_bits 2,1,1,msr0 ; msr0.ovf is set - test_spr_bits 1,0,1,msr0 ; msr0.aovf is set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set - test_accg_immed 0xff,accg0 - test_acc_limmed 0xffff,0xffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_limmed 0xffff,0xffff,acc1 - - set_fr_iimmed 0xffff,0x0000,fr7 - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc5,0 - test_spr_bits 0x3c,2,0x8,msr0 ; msr0.sie is set - test_spr_bits 2,1,1,msr0 ; msr0.ovf is set - test_spr_bits 1,0,1,msr0 ; msr0.aovf is set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set - test_accg_immed 0xff,accg0 - test_acc_limmed 0xffff,0xffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_limmed 0xffff,0xffff,acc1 - - set_spr_immed 0,msr0 - set_accg_immed 0x00000011,accg0 - set_acc_immed 0x11111111,acc0 - set_accg_immed 0x00000022,accg1 - set_acc_immed 0x22222222,acc1 - set_fr_iimmed 3,2,fr7 ; multiply small numbers - set_fr_iimmed 2,3,fr8 - cmmachu fr7,fr8,acc0,cc0,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 1,2,fr7 ; multiply by 1 - set_fr_iimmed 2,1,fr8 - cmmachu fr7,fr8,acc0,cc0,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0,2,fr7 ; multiply by 0 - set_fr_iimmed 2,0,fr8 - cmmachu fr7,fr8,acc0,cc0,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result - set_fr_iimmed 2,0x3fff,fr8 - cmmachu fr7,fr8,acc0,cc0,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x4000,2,fr7 ; 16 bit result - set_fr_iimmed 2,0x4000,fr8 - cmmachu fr7,fr8,acc0,cc0,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,2,fr7 ; 17 bit result - set_fr_iimmed 2,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc4,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result - set_fr_iimmed 0x7fff,0x7fff,fr8 - cmmachu fr7,fr8,acc0,cc4,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result - set_fr_iimmed 0x8000,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc4,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0xffff,0xffff,fr7 ; max positive result - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc4,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_accg_immed 0xff,accg0 ; saturation - set_acc_immed 0xffffffff,acc0 - set_accg_immed 0xff,accg1 - set_acc_immed 0xffffffff,acc1 - set_fr_iimmed 1,1,fr7 - set_fr_iimmed 1,1,fr8 - cmmachu fr7,fr8,acc0,cc4,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - set_fr_iimmed 0xffff,0x0000,fr7 - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc4,0 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - set_spr_immed 0,msr0 - set_accg_immed 0x00000011,accg0 - set_acc_immed 0x11111111,acc0 - set_accg_immed 0x00000022,accg1 - set_acc_immed 0x22222222,acc1 - set_fr_iimmed 3,2,fr7 ; multiply small numbers - set_fr_iimmed 2,3,fr8 - cmmachu fr7,fr8,acc0,cc1,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 1,2,fr7 ; multiply by 1 - set_fr_iimmed 2,1,fr8 - cmmachu fr7,fr8,acc0,cc1,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0,2,fr7 ; multiply by 0 - set_fr_iimmed 2,0,fr8 - cmmachu fr7,fr8,acc0,cc1,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result - set_fr_iimmed 2,0x3fff,fr8 - cmmachu fr7,fr8,acc0,cc1,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x4000,2,fr7 ; 16 bit result - set_fr_iimmed 2,0x4000,fr8 - cmmachu fr7,fr8,acc0,cc1,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,2,fr7 ; 17 bit result - set_fr_iimmed 2,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc5,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result - set_fr_iimmed 0x7fff,0x7fff,fr8 - cmmachu fr7,fr8,acc0,cc5,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result - set_fr_iimmed 0x8000,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc5,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0xffff,0xffff,fr7 ; max positive result - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc5,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_accg_immed 0xff,accg0 ; saturation - set_acc_immed 0xffffffff,acc0 - set_accg_immed 0xff,accg1 - set_acc_immed 0xffffffff,acc1 - set_fr_iimmed 1,1,fr7 - set_fr_iimmed 1,1,fr8 - cmmachu fr7,fr8,acc0,cc5,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - set_fr_iimmed 0xffff,0x0000,fr7 - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc5,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - set_spr_immed 0,msr0 - set_accg_immed 0x00000011,accg0 - set_acc_immed 0x11111111,acc0 - set_accg_immed 0x00000022,accg1 - set_acc_immed 0x22222222,acc1 - set_fr_iimmed 3,2,fr7 ; multiply small numbers - set_fr_iimmed 2,3,fr8 - cmmachu fr7,fr8,acc0,cc2,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 1,2,fr7 ; multiply by 1 - set_fr_iimmed 2,1,fr8 - cmmachu fr7,fr8,acc0,cc2,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0,2,fr7 ; multiply by 0 - set_fr_iimmed 2,0,fr8 - cmmachu fr7,fr8,acc0,cc2,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result - set_fr_iimmed 2,0x3fff,fr8 - cmmachu fr7,fr8,acc0,cc2,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x4000,2,fr7 ; 16 bit result - set_fr_iimmed 2,0x4000,fr8 - cmmachu fr7,fr8,acc0,cc2,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,2,fr7 ; 17 bit result - set_fr_iimmed 2,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc6,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result - set_fr_iimmed 0x7fff,0x7fff,fr8 - cmmachu fr7,fr8,acc0,cc6,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result - set_fr_iimmed 0x8000,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc6,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0xffff,0xffff,fr7 ; max positive result - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc6,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_accg_immed 0xff,accg0 ; saturation - set_acc_immed 0xffffffff,acc0 - set_accg_immed 0xff,accg1 - set_acc_immed 0xffffffff,acc1 - set_fr_iimmed 1,1,fr7 - set_fr_iimmed 1,1,fr8 - cmmachu fr7,fr8,acc0,cc6,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - set_fr_iimmed 0xffff,0x0000,fr7 - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc6,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 -; - set_spr_immed 0,msr0 - set_accg_immed 0x00000011,accg0 - set_acc_immed 0x11111111,acc0 - set_accg_immed 0x00000022,accg1 - set_acc_immed 0x22222222,acc1 - set_fr_iimmed 3,2,fr7 ; multiply small numbers - set_fr_iimmed 2,3,fr8 - cmmachu fr7,fr8,acc0,cc3,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 1,2,fr7 ; multiply by 1 - set_fr_iimmed 2,1,fr8 - cmmachu fr7,fr8,acc0,cc3,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0,2,fr7 ; multiply by 0 - set_fr_iimmed 2,0,fr8 - cmmachu fr7,fr8,acc0,cc3,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result - set_fr_iimmed 2,0x3fff,fr8 - cmmachu fr7,fr8,acc0,cc3,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x4000,2,fr7 ; 16 bit result - set_fr_iimmed 2,0x4000,fr8 - cmmachu fr7,fr8,acc0,cc3,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,2,fr7 ; 17 bit result - set_fr_iimmed 2,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc7,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result - set_fr_iimmed 0x7fff,0x7fff,fr8 - cmmachu fr7,fr8,acc0,cc7,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result - set_fr_iimmed 0x8000,0x8000,fr8 - cmmachu fr7,fr8,acc0,cc7,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_fr_iimmed 0xffff,0xffff,fr7 ; max positive result - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc7,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0x00000011,accg0 - test_acc_immed 0x11111111,acc0 - test_accg_immed 0x00000022,accg1 - test_acc_immed 0x22222222,acc1 - - set_accg_immed 0xff,accg0 ; saturation - set_acc_immed 0xffffffff,acc0 - set_accg_immed 0xff,accg1 - set_acc_immed 0xffffffff,acc1 - set_fr_iimmed 1,1,fr7 - set_fr_iimmed 1,1,fr8 - cmmachu fr7,fr8,acc0,cc7,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - set_fr_iimmed 0xffff,0x0000,fr7 - set_fr_iimmed 0xffff,0xffff,fr8 - cmmachu fr7,fr8,acc0,cc7,1 - test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear - test_spr_bits 2,1,0,msr0 ; msr0.ovf not set - test_spr_bits 1,0,0,msr0 ; msr0.aovf not set - test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt always set - test_accg_immed 0xff,accg0 ; saturation - test_acc_immed 0xffffffff,acc0 - test_accg_immed 0xff,accg1 - test_acc_immed 0xffffffff,acc1 - - pass |