diff options
Diffstat (limited to 'sim/testsuite/sim/h8300/rotxr.s')
-rw-r--r-- | sim/testsuite/sim/h8300/rotxr.s | 2002 |
1 files changed, 0 insertions, 2002 deletions
diff --git a/sim/testsuite/sim/h8300/rotxr.s b/sim/testsuite/sim/h8300/rotxr.s deleted file mode 100644 index 6fc5b2ce215..00000000000 --- a/sim/testsuite/sim/h8300/rotxr.s +++ /dev/null @@ -1,2002 +0,0 @@ -# Hitachi H8 testcase 'rotxr' -# mach(): all -# as(h8300): --defsym sim_cpu=0 -# as(h8300h): --defsym sim_cpu=1 -# as(h8300s): --defsym sim_cpu=2 -# as(h8sx): --defsym sim_cpu=3 -# ld(h8300h): -m h8300helf -# ld(h8300s): -m h8300self -# ld(h8sx): -m h8300sxelf - - .include "testutils.inc" - - start - - .data -byte_dest: .byte 0xa5 - .align 2 -word_dest: .word 0xa5a5 - .align 4 -long_dest: .long 0xa5a5a5a5 - - .text - -rotxr_b_reg8_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.b r0l ; shift right arithmetic by one -;;; .word 0x1308 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr16 0xa552 r0 ; 1010 0101 -> 0101 0010 -.if (sim_cpu) - test_h_gr32 0xa5a5a552 er0 -.endif - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - -.if (sim_cpu == h8sx) -rotxr_b_ind_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest, er0 - rotxr.b @er0 ; shift right arithmetic by one, indirect -;;; .word 0x7d00 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbind1 - fail -.Lbind1: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_postinc_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest, er0 - rotxr.b @er0+ ; shift right arithmetic by one, postinc -;;; .word 0x0174 -;;; .word 0x6c08 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest+1 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbpostinc1 - fail -.Lbpostinc1: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_postdec_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest, er0 - rotxr.b @er0- ; shift right arithmetic by one, postdec -;;; .word 0x0176 -;;; .word 0x6c08 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest-1 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbpostdec1 - fail -.Lbpostdec1: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_preinc_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-1, er0 - rotxr.b @+er0 ; shift right arithmetic by one, preinc -;;; .word 0x0175 -;;; .word 0x6c08 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbpreinc1 - fail -.Lbpreinc1: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_predec_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest+1, er0 - rotxr.b @-er0 ; shift right arithmetic by one, predec -;;; .word 0x0177 -;;; .word 0x6c08 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbpredec1 - fail -.Lbpredec1: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_disp2_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-2, er0 - rotxr.b @(2:2, er0) ; shift right arithmetic by one, disp2 -;;; .word 0x0176 -;;; .word 0x6808 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbdisp21 - fail -.Lbdisp21: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_disp16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-44, er0 - rotxr.b @(44:16, er0) ; shift right arithmetic by one, disp16 -;;; .word 0x0174 -;;; .word 0x6e08 -;;; .word 44 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest-44 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbdisp161 - fail -.Lbdisp161: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_disp32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-666, er0 - rotxr.b @(666:32, er0) ; shift right arithmetic by one, disp32 -;;; .word 0x7884 -;;; .word 0x6a28 -;;; .long 666 -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 byte_dest-666 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbdisp321 - fail -.Lbdisp321: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_abs16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.b @byte_dest:16 ; shift right arithmetic by one, abs16 -;;; .word 0x6a18 -;;; .word byte_dest -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbabs161 - fail -.Lbabs161: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_abs32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.b @byte_dest:32 ; shift right arithmetic by one, abs32 -;;; .word 0x6a38 -;;; .long byte_dest -;;; .word 0x1300 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 0101 0010 - cmp.b #0x52, @byte_dest - beq .Lbabs321 - fail -.Lbabs321: - mov #0xa5a5a5a5, @byte_dest -.endif - -rotxr_b_reg8_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.b #2, r0l ; shift right arithmetic by two -;;; .word 0x1348 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr16 0xa5a9 r0 ; 1010 0101 -> 1010 1001 -.if (sim_cpu) - test_h_gr32 0xa5a5a5a9 er0 -.endif - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - -.if (sim_cpu == h8sx) -rotxr_b_ind_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest, er0 - rotxr.b #2, @er0 ; shift right arithmetic by two, indirect -;;; .word 0x7d00 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbind2 - fail -.Lbind2: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_postinc_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest, er0 - rotxr.b #2, @er0+ ; shift right arithmetic by two, postinc -;;; .word 0x0174 -;;; .word 0x6c08 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest+1 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbpostinc2 - fail -.Lbpostinc2: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_postdec_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest, er0 - rotxr.b #2, @er0- ; shift right arithmetic by two, postdec -;;; .word 0x0176 -;;; .word 0x6c08 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest-1 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbpostdec2 - fail -.Lbpostdec2: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_preinc_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-1, er0 - rotxr.b #2, @+er0 ; shift right arithmetic by two, preinc -;;; .word 0x0175 -;;; .word 0x6c08 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbpreinc2 - fail -.Lbpreinc2: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_predec_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest+1, er0 - rotxr.b #2, @-er0 ; shift right arithmetic by two, predec -;;; .word 0x0177 -;;; .word 0x6c08 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbpredec2 - fail -.Lbpredec2: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_disp2_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-2, er0 - rotxr.b #2, @(2:2, er0) ; shift right arithmetic by two, disp2 -;;; .word 0x0176 -;;; .word 0x6808 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbdisp22 - fail -.Lbdisp22: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_disp16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-44, er0 - rotxr.b #2, @(44:16, er0) ; shift right arithmetic by two, disp16 -;;; .word 0x0174 -;;; .word 0x6e08 -;;; .word 44 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest-44 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbdisp162 - fail -.Lbdisp162: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_disp32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #byte_dest-666, er0 - rotxr.b #2, @(666:32, er0) ; shift right arithmetic by two, disp32 -;;; .word 0x7884 -;;; .word 0x6a28 -;;; .long 666 -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 byte_dest-666 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbdisp322 - fail -.Lbdisp322: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_abs16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.b #2, @byte_dest:16 ; shift right arithmetic by two, abs16 -;;; .word 0x6a18 -;;; .word byte_dest -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbabs162 - fail -.Lbabs162: - mov #0xa5a5a5a5, @byte_dest - -rotxr_b_abs32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.b #2, @byte_dest:32 ; shift right arithmetic by two, abs32 -;;; .word 0x6a38 -;;; .long byte_dest -;;; .word 0x1340 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 -> 1010 1001 - cmp.b #0xa9, @byte_dest - beq .Lbabs322 - fail -.Lbabs322: - mov #0xa5a5a5a5, @byte_dest -.endif - -.if (sim_cpu) ; Not available in h8300 mode -rotxr_w_reg16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.w r0 ; shift right arithmetic by one -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr16 0x52d2 r0 ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - test_h_gr32 0xa5a552d2 er0 - - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - -.if (sim_cpu == h8sx) -rotxr_w_ind_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest, er0 - rotxr.w @er0 ; shift right arithmetic by one, indirect -;;; .word 0x7d80 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwind1 - fail -.Lwind1: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_postinc_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest, er0 - rotxr.w @er0+ ; shift right arithmetic by one, postinc -;;; .word 0x0154 -;;; .word 0x6d08 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest+2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwpostinc1 - fail -.Lwpostinc1: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_postdec_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest, er0 - rotxr.w @er0- ; shift right arithmetic by one, postdec -;;; .word 0x0156 -;;; .word 0x6d08 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwpostdec1 - fail -.Lwpostdec1: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_preinc_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-2, er0 - rotxr.w @+er0 ; shift right arithmetic by one, preinc -;;; .word 0x0155 -;;; .word 0x6d08 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwpreinc1 - fail -.Lwpreinc1: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_predec_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest+2, er0 - rotxr.w @-er0 ; shift right arithmetic by one, predec -;;; .word 0x0157 -;;; .word 0x6d08 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwpredec1 - fail -.Lwpredec1: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_disp2_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-2, er0 - rotxr.w @(2:2, er0) ; shift right arithmetic by one, disp2 -;;; .word 0x0156 -;;; .word 0xa908 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwdisp21 - fail -.Lwdisp21: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_disp16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-44, er0 - rotxr.w @(44:16, er0) ; shift right arithmetic by one, disp16 -;;; .word 0x0154 -;;; .word 0x6f08 -;;; .word 44 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest-44 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwdisp161 - fail -.Lwdisp161: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_disp32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-666, er0 - rotxr.w @(666:32, er0) ; shift right arithmetic by one, disp32 -;;; .word 0x7884 -;;; .word 0x6b28 -;;; .long 666 -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 word_dest-666 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwdisp321 - fail -.Lwdisp321: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_abs16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.w @word_dest:16 ; shift right arithmetic by one, abs16 -;;; .word 0x6b18 -;;; .word word_dest -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 1 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwabs161 - fail -.Lwabs161: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_abs32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.w @word_dest:32 ; shift right arithmetic by one, abs32 -;;; .word 0x6b38 -;;; .long word_dest -;;; .word 0x1310 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 1 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 0101 0010 1101 0010 - cmp.w #0x52d2, @word_dest - beq .Lwabs321 - fail -.Lwabs321: - mov #0xa5a5a5a5, @word_dest -.endif - -rotxr_w_reg16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.w #2, r0 ; shift right arithmetic by two -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr16 0xa969 r0 ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - test_h_gr32 0xa5a5a969 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - -.if (sim_cpu == h8sx) -rotxr_w_ind_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest, er0 - rotxr.w #2, @er0 ; shift right arithmetic by two, indirect -;;; .word 0x7d80 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwind2 - fail -.Lwind2: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_postinc_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest, er0 - rotxr.w #2, @er0+ ; shift right arithmetic by two, postinc -;;; .word 0x0154 -;;; .word 0x6d08 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest+2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwpostinc2 - fail -.Lwpostinc2: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_postdec_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest, er0 - rotxr.w #2, @er0- ; shift right arithmetic by two, postdec -;;; .word 0x0156 -;;; .word 0x6d08 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwpostdec2 - fail -.Lwpostdec2: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_preinc_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-2, er0 - rotxr.w #2, @+er0 ; shift right arithmetic by two, preinc -;;; .word 0x0155 -;;; .word 0x6d08 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwpreinc2 - fail -.Lwpreinc2: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_predec_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest+2, er0 - rotxr.w #2, @-er0 ; shift right arithmetic by two, predec -;;; .word 0x0157 -;;; .word 0x6d08 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwpredec2 - fail -.Lwpredec2: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_disp2_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-2, er0 - rotxr.w #2, @(2:2, er0) ; shift right arithmetic by two, disp2 -;;; .word 0x0156 -;;; .word 0xa908 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwdisp22 - fail -.Lwdisp22: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_disp16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-44, er0 - rotxr.w #2, @(44:16, er0) ; shift right arithmetic by two, disp16 -;;; .word 0x0154 -;;; .word 0x6f08 -;;; .word 44 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest-44 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwdisp162 - fail -.Lwdisp162: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_disp32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #word_dest-666, er0 - rotxr.w #2, @(666:32, er0) ; shift right arithmetic by two, disp32 -;;; .word 0x7884 -;;; .word 0x6b28 -;;; .long 666 -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 word_dest-666 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwdisp322 - fail -.Lwdisp322: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_abs16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.w #2, @word_dest:16 ; shift right arithmetic by two, abs16 -;;; .word 0x6b18 -;;; .word word_dest -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwabs162 - fail -.Lwabs162: - mov #0xa5a5a5a5, @word_dest - -rotxr_w_abs32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.w #2, @word_dest:32 ; shift right arithmetic by two, abs32 -;;; .word 0x6b38 -;;; .long word_dest -;;; .word 0x1350 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 -> 1010 1001 0110 1001 - cmp.w #0xa969, @word_dest - beq .Lwabs322 - fail -.Lwabs322: - mov #0xa5a5a5a5, @word_dest -.endif - -rotxr_l_reg32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.l er0 ; shift right arithmetic by one, register -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ; -> 0101 0010 1101 0010 1101 0010 1101 0010 - test_h_gr32 0x52d2d2d2 er0 - - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - -.if (sim_cpu == h8sx) -rotxr_l_ind_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest, er0 - rotxr.l @er0 ; shift right arithmetic by one, indirect -;;; .word 0x0104 -;;; .word 0xa908 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llind1 - fail -.Llind1: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_postinc_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest, er0 - rotxr.l @er0+ ; shift right arithmetic by one, postinc -;;; .word 0x0104 -;;; .word 0x6d08 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest+4 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llpostinc1 - fail -.Llpostinc1: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_postdec_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest, er0 - rotxr.l @er0- ; shift right arithmetic by one, postdec -;;; .word 0x0106 -;;; .word 0x6d08 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest-4 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llpostdec1 - fail -.Llpostdec1: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_preinc_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-4, er0 - rotxr.l @+er0 ; shift right arithmetic by one, preinc -;;; .word 0x0105 -;;; .word 0x6d08 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llpreinc1 - fail -.Llpreinc1: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_predec_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest+4, er0 - rotxr.l @-er0 ; shift right arithmetic by one, predec -;;; .word 0x0107 -;;; .word 0x6d08 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llpredec1 - fail -.Llpredec1: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_disp2_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-2, er0 - rotxr.l @(2:2, er0) ; shift right arithmetic by one, disp2 -;;; .word 0x0106 -;;; .word 0xa908 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Lldisp21 - fail -.Lldisp21: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_disp16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-44, er0 - rotxr.l @(44:16, er0) ; shift right arithmetic by one, disp16 -;;; .word 0x0104 -;;; .word 0x6f08 -;;; .word 44 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest-44 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Lldisp161 - fail -.Lldisp161: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_disp32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-666, er0 - rotxr.l @(666:32, er0) ; shift right arithmetic by one, disp32 -;;; .word 0x7884 -;;; .word 0x6b28 -;;; .long 666 -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_h_gr32 long_dest-666 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Lldisp321 - fail -.Lldisp321: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_abs16_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.l @long_dest:16 ; shift right arithmetic by one, abs16 -;;; .word 0x0104 -;;; .word 0x6b08 -;;; .word long_dest -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 1 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llabs161 - fail -.Llabs161: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_abs32_1: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.l @long_dest:32 ; shift right arithmetic by one, abs32 -;;; .word 0x0104 -;;; .word 0x6b28 -;;; .long long_dest -;;; .word 0x1330 - - test_carry_set ; H=0 N=0 Z=0 V=0 C=1 - test_zero_clear - test_ovf_clear - test_neg_clear - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 1 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 0101 0010 1101 0010 1101 0010 1101 0010 - cmp.l #0x52d2d2d2, @long_dest - beq .Llabs321 - fail -.Llabs321: - mov #0xa5a5a5a5, @long_dest -.endif - -rotxr_l_reg32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.l #2, er0 ; shift right arithmetic by two, register -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ; -> 1010 1001 0110 1001 0110 1001 0110 1001 - test_h_gr32 0xa9696969 er0 - - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - -.if (sim_cpu == h8sx) - -rotxr_l_ind_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest, er0 - rotxr.l #2, @er0 ; shift right arithmetic by two, indirect -;;; .word 0x0104 -;;; .word 0xa908 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llind2 - fail -.Llind2: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_postinc_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest, er0 - rotxr.l #2, @er0+ ; shift right arithmetic by two, postinc -;;; .word 0x0104 -;;; .word 0x6d08 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest+4 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llpostinc2 - fail -.Llpostinc2: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_postdec_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest, er0 - rotxr.l #2, @er0- ; shift right arithmetic by two, postdec -;;; .word 0x0106 -;;; .word 0x6d08 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest-4 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llpostdec2 - fail -.Llpostdec2: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_preinc_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-4, er0 - rotxr.l #2, @+er0 ; shift right arithmetic by two, preinc -;;; .word 0x0105 -;;; .word 0x6d08 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llpreinc2 - fail -.Llpreinc2: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_predec_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest+4, er0 - rotxr.l #2, @-er0 ; shift right arithmetic by two, predec -;;; .word 0x0107 -;;; .word 0x6d08 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llpredec2 - fail -.Llpredec2: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_disp2_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-2, er0 - rotxr.l #2, @(2:2, er0) ; shift right arithmetic by two, disp2 -;;; .word 0x0106 -;;; .word 0xa908 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest-2 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Lldisp22 - fail -.Lldisp22: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_disp16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-44, er0 - rotxr.l #2, @(44:16, er0) ; shift right arithmetic by two, disp16 -;;; .word 0x0104 -;;; .word 0x6f08 -;;; .word 44 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest-44 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Lldisp162 - fail -.Lldisp162: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_disp32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - mov #long_dest-666, er0 - rotxr.l #2, @(666:32, er0) ; shift right arithmetic by two, disp32 -;;; .word 0x7884 -;;; .word 0x6b28 -;;; .long 666 -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_h_gr32 long_dest-666 er0 - test_gr_a5a5 1 ; Make sure other general regs not disturbed - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Lldisp322 - fail -.Lldisp322: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_abs16_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.l #2, @long_dest:16 ; shift right arithmetic by two, abs16 -;;; .word 0x0104 -;;; .word 0x6b08 -;;; .word long_dest -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 1 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llabs162 - fail -.Llabs162: - mov #0xa5a5a5a5, @long_dest - -rotxr_l_abs32_2: - set_grs_a5a5 ; Fill all general regs with a fixed pattern - set_ccr_zero - - rotxr.l #2, @long_dest:32 ; shift right arithmetic by two, abs32 -;;; .word 0x0104 -;;; .word 0x6b28 -;;; .long long_dest -;;; .word 0x1370 - - test_carry_clear ; H=0 N=1 Z=0 V=0 C=0 - test_zero_clear - test_ovf_clear - test_neg_set - - test_gr_a5a5 0 ; Make sure ALL general regs not disturbed - test_gr_a5a5 1 - test_gr_a5a5 2 - test_gr_a5a5 3 - test_gr_a5a5 4 - test_gr_a5a5 5 - test_gr_a5a5 6 - test_gr_a5a5 7 - ; 1010 0101 1010 0101 1010 0101 1010 0101 - ;; -> 1010 1001 0110 1001 0110 1001 0110 1001 - cmp.l #0xa9696969, @long_dest - beq .Llabs322 - fail -.Llabs322: - mov #0xa5a5a5a5, @long_dest - -.endif -.endif - pass - - exit 0 - |