summaryrefslogtreecommitdiff
path: root/sim/testsuite/sim/cris/asm/raw16.ms
blob: 07977cc29aeb8f1f3e12e0c35c21a7a0e1c3c44f (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
; Checking read-after-write: cycles included in "unaligned".
#mach: crisv32
#output: Clock cycles including stall cycles for unaligned accesses @: 4\n
#output: Memory source stall cycles: 0\n
#output: Memory read-after-write stall cycles: 2\n
#output: Movem source stall cycles: 0\n
#output: Movem destination stall cycles: 0\n
#output: Movem address stall cycles: 0\n
#output: Multiplication source stall cycles: 0\n
#output: Jump source stall cycles: 0\n
#output: Branch misprediction stall cycles: 0\n
#output: Jump target stall cycles: 0\n
#sim: --cris-cycles=unaligned
 .include "raw4.ms"