summaryrefslogtreecommitdiff
path: root/sim/testsuite/sim/m32r/uwrite32.ms
blob: 495a123b60e5fddf2baf2e223b01447a9ee81c87 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
# mach: m32r m32rx
# xerror:
# output: *misaligned write*

	.include "testutils.inc"

	start

; construct bra trap2_handler in trap 2 slot
	ld24 r0,#foo+1
	st r0,@r0
	fail
	exit 0

.data
	.p2align 2
foo:
	.word 42