summaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorBen Dooks <ben.dooks@codethink.co.uk>2013-02-07 11:30:15 +0000
committerBen Dooks <ben.dooks@codethink.co.uk>2013-02-10 15:33:29 +0000
commitdd9a7202b9a5602041fd74f1619286dc5d4d9619 (patch)
tree017f67b0291b59ec2a0d6366ebd75e7d3ec409c0
parentcf2b492f18a6e9f99bea4b6e593b90423d61529d (diff)
downloadlinux-baserock/bjdooks/calxeda-xgmac.tar.gz
net: calexdaxgmac: fixup endian issues after __raw IO function changebaserock/bjdooks/calxeda-xgmac
When changing to __raw acccessors in 0ec6d343f7bcf9e0944aa9ff65287b987ec00c0f ("net: calxedaxgmac: use raw i/o accessors in rx and tx paths"), the driver is now broken on big endian systems as the readl/writel have an implict endian swap in them. Change all the places where the __raw calls are used to correctly convert the constants in big endian format to the little endian data that the peripheral expects to see. Signed-off-by: Ben Dooks <ben.dooks@codethink.co.uk>
-rw-r--r--drivers/net/ethernet/calxeda/xgmac.c10
1 files changed, 7 insertions, 3 deletions
diff --git a/drivers/net/ethernet/calxeda/xgmac.c b/drivers/net/ethernet/calxeda/xgmac.c
index f91d9b2bae54..96fd5386980a 100644
--- a/drivers/net/ethernet/calxeda/xgmac.c
+++ b/drivers/net/ethernet/calxeda/xgmac.c
@@ -1202,7 +1202,8 @@ static int xgmac_poll(struct napi_struct *napi, int budget)
if (work_done < budget) {
napi_complete(napi);
- __raw_writel(DMA_INTR_DEFAULT_MASK, priv->base + XGMAC_DMA_INTR_ENA);
+ __raw_writel(le32_to_cpu((__force __le32)DMA_INTR_DEFAULT_MASK),
+ priv->base + XGMAC_DMA_INTR_ENA);
}
return work_done;
}
@@ -1348,7 +1349,7 @@ static irqreturn_t xgmac_pmt_interrupt(int irq, void *dev_id)
void __iomem *ioaddr = priv->base;
intr_status = __raw_readl(ioaddr + XGMAC_INT_STAT);
- if (intr_status & XGMAC_INT_STAT_PMT) {
+ if (intr_status & le32_to_cpu((__force __le32)XGMAC_INT_STAT_PMT)) {
netdev_dbg(priv->dev, "received Magic frame\n");
/* clear the PMT bits 5 and 6 by reading the PMT */
readl(ioaddr + XGMAC_PMT);
@@ -1369,6 +1370,8 @@ static irqreturn_t xgmac_interrupt(int irq, void *dev_id)
intr_status &= __raw_readl(priv->base + XGMAC_DMA_INTR_ENA);
__raw_writel(intr_status, priv->base + XGMAC_DMA_STATUS);
+ intr_status = (__force u32)cpu_to_le32(intr_status);
+
/* It displays the DMA process states (CSR5 register) */
/* ABNORMAL interrupts */
if (unlikely(intr_status & DMA_STATUS_AIS)) {
@@ -1403,7 +1406,8 @@ static irqreturn_t xgmac_interrupt(int irq, void *dev_id)
/* TX/RX NORMAL interrupts */
if (intr_status & (DMA_STATUS_RI | DMA_STATUS_TU | DMA_STATUS_TI)) {
- __raw_writel(DMA_INTR_ABNORMAL, priv->base + XGMAC_DMA_INTR_ENA);
+ __raw_writel(le32_to_cpu((__force __le32)DMA_INTR_ABNORMAL),
+ priv->base + XGMAC_DMA_INTR_ENA);
napi_schedule(&priv->napi);
}