summaryrefslogtreecommitdiff
path: root/sim/testsuite/frv/umulcc.cgs
blob: c2b5cff0ea562e434088461398e64ec62e1c6edd (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
# frv testcase for umulcc $GRi,$GRj,$GRk
# mach: all

	.include "testutils.inc"

	start

	.global umulcc
umulcc:
	set_gr_immed   	3,gr7		; multiply small numbers
	set_gr_immed   	2,gr8
	set_icc         0x0f,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 1 1 icc0
	test_gr_immed  	0,gr8
	test_gr_immed  	6,gr9

	set_gr_immed   	1,gr7		; multiply by 1
	set_gr_immed   	2,gr8
	set_icc         0x0e,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 1 0 icc0
	test_gr_immed  	0,gr8
	test_gr_immed  	2,gr9

	set_gr_immed   	2,gr7		; multiply by 1
	set_gr_immed   	1,gr8
	set_icc         0x0f,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 1 1 icc0
	test_gr_immed  	0,gr8
	test_gr_immed  	2,gr9

	set_gr_immed   	0,gr7		; multiply by 0
	set_gr_immed   	2,gr8
	set_icc         0x0b,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 1 1 1 icc0
	test_gr_immed  	0,gr8
	test_gr_immed  	0,gr9

	set_gr_immed   	2,gr7		; multiply by 0
	set_gr_immed   	0,gr8
	set_icc         0x0a,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 1 1 0 icc0
	test_gr_immed  	0,gr8
	test_gr_immed  	0,gr9

	set_gr_limmed 	0x3fff,0xffff,gr7	; 31 bit result
	set_gr_immed   	2,gr8
	set_icc         0x0f,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 1 1 icc0
	test_gr_immed  	0,gr8
	test_gr_limmed 	0x7fff,0xfffe,gr9

	set_gr_limmed  	0x4000,0x0000,gr7	; 32 bit result
	set_gr_immed   	2,gr8
	set_icc         0x0e,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 1 0 icc0
	test_gr_immed  	0,gr8
	test_gr_limmed 	0x8000,0x0000,gr9

	set_gr_limmed  	0x8000,0x0000,gr7	; 33 bit result
	set_gr_immed   	2,gr8
	set_icc         0x0d,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 0 1 icc0
	test_gr_immed  	1,gr8
	test_gr_immed  	0x00000000,gr9

	set_gr_limmed  	0x7fff,0xffff,gr7	; max positive result
	set_gr_limmed  	0x7fff,0xffff,gr8
	set_icc         0x0d,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 0 1 icc0
	test_gr_limmed 	0x3fff,0xffff,gr8
	test_gr_immed  	1,gr9

	set_gr_limmed  	0x8000,0x0000,gr7	; max positive result
	set_gr_limmed  	0x8000,0x0000,gr8
	set_icc         0x0d,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	0 0 0 1 icc0
	test_gr_limmed 	0x4000,0x0000,gr8
	test_gr_immed  	0,gr9

	set_gr_limmed  	0xffff,0xffff,gr7	; max positive result
	set_gr_limmed  	0xffff,0xffff,gr8
	set_icc         0x05,0		; Set mask opposite of expected
	umulcc      	gr7,gr8,gr8,icc0
	test_icc	1 0 0 1 icc0
	test_gr_limmed 	0xffff,0xfffe,gr8
	test_gr_immed  	1,gr9

	pass