summaryrefslogtreecommitdiff
path: root/plat/st
diff options
context:
space:
mode:
authorAndrew Davis <afd@ti.com>2023-01-10 13:14:37 -0600
committerAndrew Davis <afd@ti.com>2023-01-12 18:42:57 -0600
commitaee2f33a675891f660fc0d06e739ce85f3472075 (patch)
tree45fd80bb3588e3ed6506872215cf50d3f4cd597e /plat/st
parent42c4760afad48714f807c65ddea9d0146a03f0c7 (diff)
downloadarm-trusted-firmware-aee2f33a675891f660fc0d06e739ce85f3472075.tar.gz
feat(ti): set L2 cache data ram latency on A72 cores to 4 cycles
The Cortex-A72 based cores on K3 platforms can be clocked fast enough that an extra latency cycle is needed to ensure correct L2 access. Set the latency here for all A72 cores. Signed-off-by: Andrew Davis <afd@ti.com> Change-Id: I639091dd0d2de09572bf0f73ac404e306e336883
Diffstat (limited to 'plat/st')
0 files changed, 0 insertions, 0 deletions