diff options
author | Jack Rosenthal <jrosenth@chromium.org> | 2021-11-04 12:11:58 -0600 |
---|---|---|
committer | Commit Bot <commit-bot@chromium.org> | 2021-11-05 04:22:34 +0000 |
commit | 252457d4b21f46889eebad61d4c0a65331919cec (patch) | |
tree | 01856c4d31d710b20e85a74c8d7b5836e35c3b98 /chip/mt_scp/rv32i_common/cache.c | |
parent | 08f5a1e6fc2c9467230444ac9b582dcf4d9f0068 (diff) | |
download | chrome-ec-stabilize-14336.B-ish.tar.gz |
ish: Trim down the release branchstabilize-wristpin-14469.59.B-ishstabilize-voshyr-14637.B-ishstabilize-quickfix-14695.187.B-ishstabilize-quickfix-14695.124.B-ishstabilize-quickfix-14526.91.B-ishstabilize-14695.85.B-ishstabilize-14695.107.B-ishstabilize-14682.B-ishstabilize-14633.B-ishstabilize-14616.B-ishstabilize-14589.B-ishstabilize-14588.98.B-ishstabilize-14588.14.B-ishstabilize-14588.123.B-ishstabilize-14536.B-ishstabilize-14532.B-ishstabilize-14528.B-ishstabilize-14526.89.B-ishstabilize-14526.84.B-ishstabilize-14526.73.B-ishstabilize-14526.67.B-ishstabilize-14526.57.B-ishstabilize-14498.B-ishstabilize-14496.B-ishstabilize-14477.B-ishstabilize-14469.9.B-ishstabilize-14469.8.B-ishstabilize-14469.58.B-ishstabilize-14469.41.B-ishstabilize-14442.B-ishstabilize-14438.B-ishstabilize-14411.B-ishstabilize-14396.B-ishstabilize-14395.B-ishstabilize-14388.62.B-ishstabilize-14388.61.B-ishstabilize-14388.52.B-ishstabilize-14385.B-ishstabilize-14345.B-ishstabilize-14336.B-ishstabilize-14333.B-ishrelease-R99-14469.B-ishrelease-R98-14388.B-ishrelease-R102-14695.B-ishrelease-R101-14588.B-ishrelease-R100-14526.B-ishfirmware-cherry-14454.B-ishfirmware-brya-14505.B-ishfirmware-brya-14505.71.B-ishfactory-kukui-14374.B-ishfactory-guybrush-14600.B-ishfactory-cherry-14455.B-ishfactory-brya-14517.B-ish
In the interest of making long-term branch maintenance incur as little
technical debt on us as possible, we should not maintain any files on
the branch we are not actually using.
This has the added effect of making it extremely clear when merging CLs
from the main branch when changes have the possibility to affect us.
The follow-on CL adds a convenience script to actually pull updates from
the main branch and generate a CL for the update.
BUG=b:204206272
BRANCH=ish
TEST=make BOARD=arcada_ish && make BOARD=drallion_ish
Signed-off-by: Jack Rosenthal <jrosenth@chromium.org>
Change-Id: I17e4694c38219b5a0823e0a3e55a28d1348f4b18
Reviewed-on: https://chromium-review.googlesource.com/c/chromiumos/platform/ec/+/3262038
Reviewed-by: Jett Rink <jettrink@chromium.org>
Reviewed-by: Tom Hughes <tomhughes@chromium.org>
Diffstat (limited to 'chip/mt_scp/rv32i_common/cache.c')
-rw-r--r-- | chip/mt_scp/rv32i_common/cache.c | 211 |
1 files changed, 0 insertions, 211 deletions
diff --git a/chip/mt_scp/rv32i_common/cache.c b/chip/mt_scp/rv32i_common/cache.c deleted file mode 100644 index 62147590fe..0000000000 --- a/chip/mt_scp/rv32i_common/cache.c +++ /dev/null @@ -1,211 +0,0 @@ -/* Copyright 2020 The Chromium OS Authors. All rights reserved. - * Use of this source code is governed by a BSD-style license that can be - * found in the LICENSE file. - */ - -#include "cache.h" -#include "console.h" -#include "csr.h" - -extern struct mpu_entry mpu_entries[]; - -void cache_init(void) -{ - int i; - uint32_t mpu_en = 0; - - /* disable mpu */ - clear_csr(CSR_MCTREN, CSR_MCTREN_MPU); - - /* enable i$, d$ */ - set_csr(CSR_MCTREN, CSR_MCTREN_ICACHE); - set_csr(CSR_MCTREN, CSR_MCTREN_DCACHE); - - /* invalidate icache and dcache */ - cache_invalidate_icache(); - cache_invalidate_dcache(); - - /* set mpu entries - * - * The pragma is for force GCC unrolls the following loop. - * See b/172886808 - */ -#pragma GCC unroll 16 - for (i = 0; i < NR_MPU_ENTRIES; ++i) { - if (mpu_entries[i].end_addr - mpu_entries[i].start_addr) { - write_csr(CSR_MPU_L(i), mpu_entries[i].start_addr | - mpu_entries[i].attribute); - write_csr(CSR_MPU_H(i), mpu_entries[i].end_addr); - mpu_en |= BIT(i); - } - } - - /* enable mpu entries */ - write_csr(CSR_MPU_ENTRY_EN, mpu_en); - - /* enable mpu */ - set_csr(CSR_MCTREN, CSR_MCTREN_MPU); - - /* fence */ - asm volatile ("fence.i" ::: "memory"); -} - -#ifdef DEBUG -/* - * I for I-cache - * D for D-cache - * C for control transfer instructions (branch, jump, ret, interrupt, ...) - */ -static enum { - PMU_SELECT_I = 0, - PMU_SELECT_D, - PMU_SELECT_C -} pmu_select; - -int command_enable_pmu(int argc, char **argv) -{ - static const char * const selectors[] = { - [PMU_SELECT_I] = "I", - [PMU_SELECT_D] = "D", - [PMU_SELECT_C] = "C", - }; - int i; - - if (argc != 2) - return EC_ERROR_PARAM1; - - for (i = 0; i < ARRAY_SIZE(selectors); ++i) { - if (strcasecmp(argv[1], selectors[i]) == 0) { - pmu_select = i; - break; - } - } - if (i >= ARRAY_SIZE(selectors)) - return EC_ERROR_PARAM1; - - ccprintf("select \"%s\"\n", selectors[pmu_select]); - - /* disable all PMU */ - clear_csr(CSR_PMU_MPMUCTR, - CSR_PMU_MPMUCTR_C | CSR_PMU_MPMUCTR_I | - CSR_PMU_MPMUCTR_H3 | CSR_PMU_MPMUCTR_H4 | - CSR_PMU_MPMUCTR_H5); - - /* reset cycle count */ - write_csr(CSR_PMU_MCYCLE, 0); - write_csr(CSR_PMU_MCYCLEH, 0); - /* reset retired-instruction count */ - write_csr(CSR_PMU_MINSTRET, 0); - write_csr(CSR_PMU_MINSTRETH, 0); - /* reset counter{3,4,5} */ - write_csr(CSR_PMU_MHPMCOUNTER3, 0); - write_csr(CSR_PMU_MHPMCOUNTER3H, 0); - write_csr(CSR_PMU_MHPMCOUNTER4, 0); - write_csr(CSR_PMU_MHPMCOUNTER4H, 0); - write_csr(CSR_PMU_MHPMCOUNTER5, 0); - write_csr(CSR_PMU_MHPMCOUNTER5H, 0); - - /* select different event IDs for counter{3,4,5} */ - switch (pmu_select) { - case PMU_SELECT_I: - /* I-cache access count */ - write_csr(CSR_PMU_MHPMEVENT3, 1); - /* I-cache miss count */ - write_csr(CSR_PMU_MHPMEVENT4, 3); - /* noncacheable I-AXI access count */ - write_csr(CSR_PMU_MHPMEVENT5, 5); - break; - case PMU_SELECT_D: - /* D-cache access count */ - write_csr(CSR_PMU_MHPMEVENT3, 11); - /* D-cache miss count */ - write_csr(CSR_PMU_MHPMEVENT4, 12); - /* noncacheable D-AXI access count */ - write_csr(CSR_PMU_MHPMEVENT5, 14); - break; - case PMU_SELECT_C: - /* control transfer instruction count */ - write_csr(CSR_PMU_MHPMEVENT3, 27); - /* control transfer miss-predict count */ - write_csr(CSR_PMU_MHPMEVENT4, 28); - /* interrupt count */ - write_csr(CSR_PMU_MHPMEVENT5, 29); - break; - } - - cache_invalidate_icache(); - cache_flush_dcache(); - - /* enable all PMU */ - set_csr(CSR_PMU_MPMUCTR, - CSR_PMU_MPMUCTR_C | CSR_PMU_MPMUCTR_I | - CSR_PMU_MPMUCTR_H3 | CSR_PMU_MPMUCTR_H4 | - CSR_PMU_MPMUCTR_H5); - - return EC_SUCCESS; -} -DECLARE_SAFE_CONSOLE_COMMAND(enable_pmu, command_enable_pmu, - "[I | D | C]", "Enable PMU"); - -int command_disable_pmu(int argc, char **argv) -{ - clear_csr(CSR_PMU_MPMUCTR, - CSR_PMU_MPMUCTR_C | CSR_PMU_MPMUCTR_I | - CSR_PMU_MPMUCTR_H3 | CSR_PMU_MPMUCTR_H4 | - CSR_PMU_MPMUCTR_H5); - return EC_SUCCESS; -} -DECLARE_SAFE_CONSOLE_COMMAND(disable_pmu, command_disable_pmu, - NULL, "Disable PMU"); - -int command_show_pmu(int argc, char **argv) -{ - uint64_t val3, val4, val5; - uint32_t p; - - val3 = ((uint64_t)read_csr(CSR_PMU_MCYCLEH) << 32) | - read_csr(CSR_PMU_MCYCLE); - ccprintf("cycles: %lld\n", val3); - - val3 = ((uint64_t)read_csr(CSR_PMU_MINSTRETH) << 32) | - read_csr(CSR_PMU_MINSTRET); - ccprintf("retired instructions: %lld\n", val3); - - val3 = ((uint64_t)read_csr(CSR_PMU_MHPMCOUNTER3H) << 32) | - read_csr(CSR_PMU_MHPMCOUNTER3); - val4 = ((uint64_t)read_csr(CSR_PMU_MHPMCOUNTER4H) << 32) | - read_csr(CSR_PMU_MHPMCOUNTER4); - val5 = ((uint64_t)read_csr(CSR_PMU_MHPMCOUNTER5H) << 32) | - read_csr(CSR_PMU_MHPMCOUNTER5); - - if (val3) - p = val4 * 10000 / val3; - else - p = 0; - - switch (pmu_select) { - case PMU_SELECT_I: - ccprintf("I-cache:\n"); - ccprintf(" access: %lld\n", val3); - ccprintf(" miss: %lld (%d.%d%%)\n", val4, p / 100, p % 100); - ccprintf("non-cacheable I: %lld\n", val5); - break; - case PMU_SELECT_D: - ccprintf("D-cache:\n"); - ccprintf(" access: %lld\n", val3); - ccprintf(" miss: %lld (%d.%d%%)\n", val4, p / 100, p % 100); - ccprintf("non-cacheable D: %lld\n", val5); - break; - case PMU_SELECT_C: - ccprintf("control transfer instruction:\n"); - ccprintf(" total: %lld\n", val3); - ccprintf(" miss-predict: %lld (%d.%d%%)\n", - val4, p / 100, p % 100); - ccprintf("interrupts: %lld\n", val5); - break; - } - - return EC_SUCCESS; -} -DECLARE_SAFE_CONSOLE_COMMAND(show_pmu, command_show_pmu, NULL, "Show PMU"); -#endif |