blob: e57f3b2fa332813287cab3b8949e6e270f103837 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
476
477
478
479
480
481
482
483
484
485
486
487
488
489
490
491
492
493
494
495
496
497
498
499
500
501
502
503
504
505
506
507
508
509
510
511
512
513
514
515
516
517
518
519
520
521
522
523
524
525
526
527
528
529
530
531
532
533
534
535
536
537
538
539
540
541
542
543
544
545
546
547
548
549
550
551
552
553
554
555
556
557
558
559
560
561
562
563
564
565
566
567
568
569
570
571
572
573
574
575
576
577
578
579
580
581
582
583
584
585
586
587
588
589
590
591
592
593
594
595
596
597
598
599
600
601
602
603
604
605
606
607
608
609
610
611
612
613
614
615
616
617
618
619
620
621
622
623
624
625
626
627
628
629
630
631
632
633
634
635
636
637
638
639
640
641
642
643
644
645
646
647
648
649
650
651
652
653
654
655
656
657
658
659
660
661
662
663
664
665
666
667
668
669
670
671
672
673
674
675
676
677
678
679
680
681
682
683
684
685
686
687
688
689
690
691
692
693
694
695
696
697
698
699
700
701
702
703
704
705
706
707
708
709
710
711
712
713
714
715
716
717
718
719
720
721
722
723
724
725
726
727
728
729
730
731
732
733
734
735
736
737
738
739
740
741
742
743
744
745
746
747
748
749
750
751
752
753
754
755
756
757
758
759
760
761
762
763
764
765
766
767
768
769
770
771
772
773
774
775
776
777
778
779
780
781
782
783
784
785
786
787
788
789
790
791
792
793
794
795
796
797
798
799
800
801
802
803
804
805
806
807
808
809
810
811
812
813
814
815
816
817
818
819
820
821
822
823
824
825
826
827
828
829
830
831
832
833
834
835
836
837
838
839
840
841
842
843
844
845
846
847
848
849
850
851
852
853
854
855
856
857
858
859
860
861
862
863
864
865
866
867
868
869
870
871
872
873
874
875
876
877
878
879
880
881
882
883
884
885
886
887
888
889
890
891
892
893
894
895
896
897
898
899
900
901
902
903
904
905
906
907
908
909
910
911
912
913
914
915
916
917
918
919
920
921
922
923
924
925
926
927
928
929
930
931
932
933
934
935
936
937
938
939
940
941
942
943
944
945
946
947
948
949
950
951
952
953
954
955
956
957
958
959
960
961
962
963
964
965
966
967
968
969
970
971
972
973
974
975
976
977
978
979
980
981
982
983
984
985
986
987
988
989
990
991
992
993
994
995
996
997
998
999
1000
1001
1002
1003
1004
1005
1006
1007
1008
1009
1010
1011
1012
1013
1014
1015
1016
1017
1018
1019
1020
1021
1022
1023
1024
1025
1026
1027
1028
1029
1030
1031
1032
1033
1034
1035
1036
1037
1038
1039
1040
1041
1042
1043
1044
1045
1046
1047
1048
1049
1050
1051
1052
1053
1054
1055
1056
1057
1058
1059
1060
1061
1062
1063
1064
1065
1066
1067
1068
1069
1070
1071
1072
1073
1074
1075
1076
1077
1078
1079
1080
1081
1082
1083
1084
1085
1086
1087
1088
1089
1090
1091
1092
1093
1094
1095
1096
1097
1098
1099
1100
1101
1102
1103
1104
1105
1106
1107
1108
1109
1110
1111
1112
1113
1114
1115
1116
1117
1118
1119
1120
1121
1122
1123
1124
1125
1126
1127
1128
1129
1130
1131
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143
1144
1145
1146
1147
1148
1149
1150
1151
1152
1153
1154
1155
1156
1157
1158
1159
1160
1161
1162
1163
1164
1165
1166
1167
1168
1169
1170
1171
1172
1173
1174
1175
1176
1177
1178
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188
1189
1190
1191
1192
1193
1194
1195
1196
1197
1198
1199
1200
1201
1202
1203
1204
1205
1206
1207
1208
1209
1210
1211
1212
1213
1214
1215
1216
1217
1218
1219
1220
1221
1222
1223
1224
1225
1226
1227
1228
1229
1230
1231
1232
1233
1234
1235
1236
1237
1238
1239
1240
1241
1242
1243
1244
1245
1246
1247
1248
1249
1250
1251
1252
1253
1254
1255
1256
1257
1258
1259
1260
1261
1262
1263
1264
1265
1266
1267
1268
1269
1270
1271
1272
1273
1274
1275
1276
1277
1278
1279
1280
1281
1282
1283
1284
1285
1286
1287
1288
1289
1290
1291
1292
1293
1294
1295
1296
1297
1298
1299
1300
1301
1302
1303
1304
1305
1306
1307
1308
1309
1310
1311
1312
1313
1314
1315
1316
1317
1318
1319
1320
1321
1322
1323
1324
1325
1326
1327
1328
1329
1330
1331
1332
1333
1334
1335
1336
1337
1338
1339
1340
1341
1342
1343
1344
1345
1346
1347
1348
1349
1350
1351
1352
1353
1354
1355
1356
1357
1358
1359
1360
1361
1362
1363
|
/* Copyright 2019 The Chromium OS Authors. All rights reserved.
* Use of this source code is governed by a BSD-style license that can be
* found in the LICENSE file.
*/
/* MAX32660 Registers, Bit Masks and Bit Positions for the I2C Peripheral */
#ifndef _I2C_REGS_H_
#define _I2C_REGS_H_
#include <stdint.h>
/*
* If types are not defined elsewhere (CMSIS) define them here
*/
#ifndef __IO
#define __IO volatile
#endif
#ifndef __I
#define __I volatile const
#endif
#ifndef __O
#define __O volatile
#endif
#ifndef __R
#define __R volatile const
#endif
/*
* Registers, Bit Masks and Bit Positions for the I2C Peripheral Module.
*/
/*
* typedef mxc_i2c_regs_t - Structure type to access the I2C Registers.
*/
typedef struct {
__IO uint32_t ctrl; /* 0x00: I2C CTRL Register */
__IO uint32_t status; /* 0x04: I2C STATUS Register */
__IO uint32_t int_fl0; /* 0x08: I2C INT_FL0 Register */
__IO uint32_t int_en0; /* 0x0C: I2C INT_EN0 Register */
__IO uint32_t int_fl1; /* 0x10: I2C INT_FL1 Register */
__IO uint32_t int_en1; /* 0x14: I2C INT_EN1 Register */
__IO uint32_t fifo_len; /* 0x18: I2C FIFO_LEN Register */
__IO uint32_t rx_ctrl0; /* 0x1C: I2C RX_CTRL0 Register */
__IO uint32_t rx_ctrl1; /* 0x20: I2C RX_CTRL1 Register */
__IO uint32_t tx_ctrl0; /* 0x24: I2C TX_CTRL0 Register */
__IO uint32_t tx_ctrl1; /* 0x28: I2C TX_CTRL1 Register */
__IO uint32_t fifo; /* 0x2C: I2C FIFO Register */
__IO uint32_t controller_ctrl; /* 0x30: I2C CONTROLLER_CTRL Register */
__IO uint32_t clk_lo; /* 0x34: I2C CLK_LO Register */
__IO uint32_t clk_hi; /* 0x38: I2C CLK_HI Register */
__IO uint32_t hs_clk; /* 0x3C: I2C HS_CLK Register */
__IO uint32_t timeout; /* 0x40: I2C TIMEOUT Register */
__IO uint32_t target_addr; /* 0x44: I2C TARGET_ADDR Register */
__IO uint32_t dma; /* 0x48: I2C DMA Register */
} mxc_i2c_regs_t;
/* Register offsets for module I2C */
/*
* I2C Peripheral Register Offsets from the I2C Base Peripheral Address.
*/
#define MXC_R_I2C_CTRL 0x00000000UL
#define MXC_R_I2C_STATUS 0x00000004UL
#define MXC_R_I2C_INT_FL0 0x00000008UL
#define MXC_R_I2C_INT_EN0 0x0000000CUL
#define MXC_R_I2C_INT_FL1 0x00000010UL
#define MXC_R_I2C_INT_EN1 0x00000014UL
#define MXC_R_I2C_FIFO_LEN 0x00000018UL
#define MXC_R_I2C_RX_CTRL0 0x0000001CUL
#define MXC_R_I2C_RX_CTRL1 0x00000020UL
#define MXC_R_I2C_TX_CTRL0 0x00000024UL
#define MXC_R_I2C_TX_CTRL1 0x00000028UL
#define MXC_R_I2C_FIFO 0x0000002CUL
#define MXC_R_I2C_CONTROLLER_CTRL 0x00000030UL
#define MXC_R_I2C_CLK_LO 0x00000034UL
#define MXC_R_I2C_CLK_HI 0x00000038UL
#define MXC_R_I2C_HS_CLK 0x0000003CUL
#define MXC_R_I2C_TIMEOUT 0x00000040UL
#define MXC_R_I2C_TARGET_ADDR 0x00000044UL
#define MXC_R_I2C_DMA 0x00000048UL
/**
* Control Register0.
*/
/* CTRL_I2C_EN Position */
#define MXC_F_I2C_CTRL_I2C_EN_POS 0
/* CTRL_I2C_EN Mask */
#define MXC_F_I2C_CTRL_I2C_EN (0x1UL << MXC_F_I2C_CTRL_I2C_EN_POS)
/* CTRL_I2C_EN_DIS Value */
#define MXC_V_I2C_CTRL_I2C_EN_DIS 0x0UL
/* CTRL_I2C_EN_DIS Setting */
#define MXC_S_I2C_CTRL_I2C_EN_DIS \
(MXC_V_I2C_CTRL_I2C_EN_DIS << MXC_F_I2C_CTRL_I2C_EN_POS)
/* CTRL_I2C_EN_EN Value */
#define MXC_V_I2C_CTRL_I2C_EN_EN 0x1UL
/* CTRL_I2C_EN_EN Setting */
#define MXC_S_I2C_CTRL_I2C_EN_EN \
(MXC_V_I2C_CTRL_I2C_EN_EN << MXC_F_I2C_CTRL_I2C_EN_POS)
/* CTRL_MST Position */
#define MXC_F_I2C_CTRL_MST_POS 1
/* CTRL_MST Mask */
#define MXC_F_I2C_CTRL_MST (0x1UL << MXC_F_I2C_CTRL_MST_POS)
/* CTRL_MST_TARGET_MODE Value */
#define MXC_V_I2C_CTRL_MST_TARGET_MODE 0x0UL
/* CTRL_MST_TARGET_MODE Setting */
#define MXC_S_I2C_CTRL_MST_TARGET_MODE \
(MXC_V_I2C_CTRL_MST_TARGET_MODE << MXC_F_I2C_CTRL_MST_POS)
/* CTRL_MST_CONTROLLER_MODE Value */
#define MXC_V_I2C_CTRL_MST_CONTROLLER_MODE 0x1UL
/* CTRL_MST_CONTROLLER_MODE Setting */
#define MXC_S_I2C_CTRL_MST_CONTROLLER_MODE \
(MXC_V_I2C_CTRL_MST_CONTROLLER_MODE << MXC_F_I2C_CTRL_MST_POS)
/* CTRL_GEN_CALL_ADDR Position */
#define MXC_F_I2C_CTRL_GEN_CALL_ADDR_POS 2
/* CTRL_GEN_CALL_ADDR Mask */
#define MXC_F_I2C_CTRL_GEN_CALL_ADDR (0x1UL << MXC_F_I2C_CTRL_GEN_CALL_ADDR_POS)
/* CTRL_GEN_CALL_ADDR_DIS Value */
#define MXC_V_I2C_CTRL_GEN_CALL_ADDR_DIS 0x0UL
/* CTRL_GEN_CALL_ADDR_DIS Setting */
#define MXC_S_I2C_CTRL_GEN_CALL_ADDR_DIS \
(MXC_V_I2C_CTRL_GEN_CALL_ADDR_DIS << MXC_F_I2C_CTRL_GEN_CALL_ADDR_POS)
/* CTRL_GEN_CALL_ADDR_EN Value */
#define MXC_V_I2C_CTRL_GEN_CALL_ADDR_EN 0x1UL
/* CTRL_GEN_CALL_ADDR_EN Setting */
#define MXC_S_I2C_CTRL_GEN_CALL_ADDR_EN \
(MXC_V_I2C_CTRL_GEN_CALL_ADDR_EN << MXC_F_I2C_CTRL_GEN_CALL_ADDR_POS)
/* CTRL_RX_MODE Position */
#define MXC_F_I2C_CTRL_RX_MODE_POS 3
/* CTRL_RX_MODE Mask */
#define MXC_F_I2C_CTRL_RX_MODE (0x1UL << MXC_F_I2C_CTRL_RX_MODE_POS)
/* CTRL_RX_MODE_DIS Value */
#define MXC_V_I2C_CTRL_RX_MODE_DIS 0x0UL
/* CTRL_RX_MODE_DIS Setting */
#define MXC_S_I2C_CTRL_RX_MODE_DIS \
(MXC_V_I2C_CTRL_RX_MODE_DIS << MXC_F_I2C_CTRL_RX_MODE_POS)
/* CTRL_RX_MODE_EN Value */
#define MXC_V_I2C_CTRL_RX_MODE_EN 0x1UL
/* CTRL_RX_MODE_EN Setting */
#define MXC_S_I2C_CTRL_RX_MODE_EN \
(MXC_V_I2C_CTRL_RX_MODE_EN << MXC_F_I2C_CTRL_RX_MODE_POS)
/* CTRL_RX_MODE_ACK Position */
#define MXC_F_I2C_CTRL_RX_MODE_ACK_POS 4
/* CTRL_RX_MODE_ACK Mask */
#define MXC_F_I2C_CTRL_RX_MODE_ACK (0x1UL << MXC_F_I2C_CTRL_RX_MODE_ACK_POS)
/* CTRL_RX_MODE_ACK_ACK Value */
#define MXC_V_I2C_CTRL_RX_MODE_ACK_ACK 0x0UL
/* CTRL_RX_MODE_ACK_ACK Setting */
#define MXC_S_I2C_CTRL_RX_MODE_ACK_ACK \
(MXC_V_I2C_CTRL_RX_MODE_ACK_ACK << MXC_F_I2C_CTRL_RX_MODE_ACK_POS)
/* CTRL_RX_MODE_ACK_NACK Value */
#define MXC_V_I2C_CTRL_RX_MODE_ACK_NACK 0x1UL
/* CTRL_RX_MODE_ACK_NACK Setting */
#define MXC_S_I2C_CTRL_RX_MODE_ACK_NACK \
(MXC_V_I2C_CTRL_RX_MODE_ACK_NACK << MXC_F_I2C_CTRL_RX_MODE_ACK_POS)
/* CTRL_SCL_OUT Position */
#define MXC_F_I2C_CTRL_SCL_OUT_POS 6
/* CTRL_SCL_OUT Mask */
#define MXC_F_I2C_CTRL_SCL_OUT (0x1UL << MXC_F_I2C_CTRL_SCL_OUT_POS)
/* CTRL_SCL_OUT_DRIVE_SCL_LOW Value */
#define MXC_V_I2C_CTRL_SCL_OUT_DRIVE_SCL_LOW 0x0UL
/* CTRL_SCL_OUT_DRIVE_SCL_LOW Setting */
#define MXC_S_I2C_CTRL_SCL_OUT_DRIVE_SCL_LOW \
(MXC_V_I2C_CTRL_SCL_OUT_DRIVE_SCL_LOW << MXC_F_I2C_CTRL_SCL_OUT_POS)
/* CTRL_SCL_OUT_RELEASE_SCL Value */
#define MXC_V_I2C_CTRL_SCL_OUT_RELEASE_SCL 0x1UL
/* CTRL_SCL_OUT_RELEASE_SCL Setting */
#define MXC_S_I2C_CTRL_SCL_OUT_RELEASE_SCL \
(MXC_V_I2C_CTRL_SCL_OUT_RELEASE_SCL << MXC_F_I2C_CTRL_SCL_OUT_POS)
/* CTRL_SDA_OUT Position */
#define MXC_F_I2C_CTRL_SDA_OUT_POS 7
/* CTRL_SDA_OUT Mask */
#define MXC_F_I2C_CTRL_SDA_OUT (0x1UL << MXC_F_I2C_CTRL_SDA_OUT_POS)
/* CTRL_SDA_OUT_DRIVE_SDA_LOW Value */
#define MXC_V_I2C_CTRL_SDA_OUT_DRIVE_SDA_LOW 0x0UL
/* CTRL_SDA_OUT_DRIVE_SDA_LOW Setting */
#define MXC_S_I2C_CTRL_SDA_OUT_DRIVE_SDA_LOW \
(MXC_V_I2C_CTRL_SDA_OUT_DRIVE_SDA_LOW << MXC_F_I2C_CTRL_SDA_OUT_POS)
/* CTRL_SDA_OUT_RELEASE_SDA Value */
#define MXC_V_I2C_CTRL_SDA_OUT_RELEASE_SDA 0x1UL
/* CTRL_SDA_OUT_RELEASE_SDA Setting */
#define MXC_S_I2C_CTRL_SDA_OUT_RELEASE_SDA \
(MXC_V_I2C_CTRL_SDA_OUT_RELEASE_SDA << MXC_F_I2C_CTRL_SDA_OUT_POS)
/* CTRL_SCL Position */
#define MXC_F_I2C_CTRL_SCL_POS 8
/* CTRL_SCL Mask */
#define MXC_F_I2C_CTRL_SCL (0x1UL << MXC_F_I2C_CTRL_SCL_POS)
/* CTRL_SDA Position */
#define MXC_F_I2C_CTRL_SDA_POS 9
/* CTRL_SDA Mask */
#define MXC_F_I2C_CTRL_SDA (0x1UL << MXC_F_I2C_CTRL_SDA_POS)
/* CTRL_SW_OUT_EN Position */
#define MXC_F_I2C_CTRL_SW_OUT_EN_POS 10
/* CTRL_SW_OUT_EN Mask */
#define MXC_F_I2C_CTRL_SW_OUT_EN (0x1UL << MXC_F_I2C_CTRL_SW_OUT_EN_POS)
/* CTRL_SW_OUT_EN_OUTPUTS_DISABLE Value */
#define MXC_V_I2C_CTRL_SW_OUT_EN_OUTPUTS_DISABLE 0x0UL
/* CTRL_SW_OUT_EN_OUTPUTS_DISABLE Setting */
#define MXC_S_I2C_CTRL_SW_OUT_EN_OUTPUTS_DISABLE \
(MXC_V_I2C_CTRL_SW_OUT_EN_OUTPUTS_DISABLE \
<< MXC_F_I2C_CTRL_SW_OUT_EN_POS)
/* CTRL_SW_OUT_EN_OUTPUTS_ENABLE Value */
#define MXC_V_I2C_CTRL_SW_OUT_EN_OUTPUTS_ENABLE 0x1UL
/* CTRL_SW_OUT_EN_OUTPUTS_ENABLE Setting */
#define MXC_S_I2C_CTRL_SW_OUT_EN_OUTPUTS_ENABLE \
(MXC_V_I2C_CTRL_SW_OUT_EN_OUTPUTS_ENABLE \
<< MXC_F_I2C_CTRL_SW_OUT_EN_POS)
/* CTRL_READ Position */
#define MXC_F_I2C_CTRL_READ_POS 11
/* CTRL_READ Mask */
#define MXC_F_I2C_CTRL_READ (0x1UL << MXC_F_I2C_CTRL_READ_POS)
/* CTRL_READ_WRITE Value */
#define MXC_V_I2C_CTRL_READ_WRITE 0x0UL
/* CTRL_READ_WRITE Setting */
#define MXC_S_I2C_CTRL_READ_WRITE \
(MXC_V_I2C_CTRL_READ_WRITE << MXC_F_I2C_CTRL_READ_POS)
/* CTRL_READ_READ Value */
#define MXC_V_I2C_CTRL_READ_READ 0x1UL
/* CTRL_READ_READ Setting */
#define MXC_S_I2C_CTRL_READ_READ \
(MXC_V_I2C_CTRL_READ_READ << MXC_F_I2C_CTRL_READ_POS)
/* CTRL_SCL_CLK_STRECH_DIS Position */
#define MXC_F_I2C_CTRL_SCL_CLK_STRECH_DIS_POS 12
/* CTRL_SCL_CLK_STRECH_DIS Mask */
#define MXC_F_I2C_CTRL_SCL_CLK_STRECH_DIS \
(0x1UL << MXC_F_I2C_CTRL_SCL_CLK_STRECH_DIS_POS)
/* CTRL_SCL_CLK_STRECH_DIS_EN Value */
#define MXC_V_I2C_CTRL_SCL_CLK_STRECH_DIS_EN 0x0UL
/* CTRL_SCL_CLK_STRECH_DIS_EN Setting */
#define MXC_S_I2C_CTRL_SCL_CLK_STRECH_DIS_EN \
(MXC_V_I2C_CTRL_SCL_CLK_STRECH_DIS_EN \
<< MXC_F_I2C_CTRL_SCL_CLK_STRECH_DIS_POS)
/* CTRL_SCL_CLK_STRECH_DIS_DIS Value */
#define MXC_V_I2C_CTRL_SCL_CLK_STRECH_DIS_DIS 0x1UL
/* CTRL_SCL_CLK_STRECH_DIS_DIS Setting */
#define MXC_S_I2C_CTRL_SCL_CLK_STRECH_DIS_DIS \
(MXC_V_I2C_CTRL_SCL_CLK_STRECH_DIS_DIS \
<< MXC_F_I2C_CTRL_SCL_CLK_STRECH_DIS_POS)
/* CTRL_SCL_PP_MODE Position */
#define MXC_F_I2C_CTRL_SCL_PP_MODE_POS 13
/* CTRL_SCL_PP_MODE Mask */
#define MXC_F_I2C_CTRL_SCL_PP_MODE (0x1UL << MXC_F_I2C_CTRL_SCL_PP_MODE_POS)
/* CTRL_SCL_PP_MODE_DIS Value */
#define MXC_V_I2C_CTRL_SCL_PP_MODE_DIS 0x0UL
/* CTRL_SCL_PP_MODE_DIS Setting */
#define MXC_S_I2C_CTRL_SCL_PP_MODE_DIS \
(MXC_V_I2C_CTRL_SCL_PP_MODE_DIS << MXC_F_I2C_CTRL_SCL_PP_MODE_POS)
/* CTRL_SCL_PP_MODE_EN Value */
#define MXC_V_I2C_CTRL_SCL_PP_MODE_EN 0x1UL
/* CTRL_SCL_PP_MODE_EN Setting */
#define MXC_S_I2C_CTRL_SCL_PP_MODE_EN \
(MXC_V_I2C_CTRL_SCL_PP_MODE_EN << MXC_F_I2C_CTRL_SCL_PP_MODE_POS)
/* CTRL_HS_MODE Position */
#define MXC_F_I2C_CTRL_HS_MODE_POS 15
/* CTRL_HS_MODE Mask */
#define MXC_F_I2C_CTRL_HS_MODE (0x1UL << MXC_F_I2C_CTRL_HS_MODE_POS)
/* CTRL_HS_MODE_DIS Value */
#define MXC_V_I2C_CTRL_HS_MODE_DIS 0x0UL
/* CTRL_HS_MODE_DIS Setting */
#define MXC_S_I2C_CTRL_HS_MODE_DIS \
(MXC_V_I2C_CTRL_HS_MODE_DIS << MXC_F_I2C_CTRL_HS_MODE_POS)
/* CTRL_HS_MODE_EN Value */
#define MXC_V_I2C_CTRL_HS_MODE_EN 0x1UL
/* CTRL_HS_MODE_EN Setting */
#define MXC_S_I2C_CTRL_HS_MODE_EN \
(MXC_V_I2C_CTRL_HS_MODE_EN << MXC_F_I2C_CTRL_HS_MODE_POS)
/**
* I2C_STATUS I2C_STATUS
*/
/* STATUS_BUS Position */
#define MXC_F_I2C_STATUS_BUS_POS 0
/* STATUS_BUS Mask */
#define MXC_F_I2C_STATUS_BUS (0x1UL << MXC_F_I2C_STATUS_BUS_POS)
#define MXC_V_I2C_STATUS_BUS_IDLE 0x0UL /* STATUS_BUS_IDLE Value */
/* STATUS_BUS_IDLE Setting */
#define MXC_S_I2C_STATUS_BUS_IDLE \
(MXC_V_I2C_STATUS_BUS_IDLE << MXC_F_I2C_STATUS_BUS_POS)
/* STATUS_BUS_BUSY Value */
#define MXC_V_I2C_STATUS_BUS_BUSY 0x1UL
/* STATUS_BUS_BUSY Setting */
#define MXC_S_I2C_STATUS_BUS_BUSY \
(MXC_V_I2C_STATUS_BUS_BUSY << MXC_F_I2C_STATUS_BUS_POS)
/* STATUS_RX_EMPTY Position */
#define MXC_F_I2C_STATUS_RX_EMPTY_POS 1
/* STATUS_RX_EMPTY Mask */
#define MXC_F_I2C_STATUS_RX_EMPTY (0x1UL << MXC_F_I2C_STATUS_RX_EMPTY_POS)
/* STATUS_RX_EMPTY_NOT_EMPTY Value */
#define MXC_V_I2C_STATUS_RX_EMPTY_NOT_EMPTY 0x0UL
/* STATUS_RX_EMPTY_NOT_EMPTY Setting */
#define MXC_S_I2C_STATUS_RX_EMPTY_NOT_EMPTY \
(MXC_V_I2C_STATUS_RX_EMPTY_NOT_EMPTY << MXC_F_I2C_STATUS_RX_EMPTY_POS)
/* STATUS_RX_EMPTY_EMPTY Value */
#define MXC_V_I2C_STATUS_RX_EMPTY_EMPTY 0x1UL
/* STATUS_RX_EMPTY_EMPTY Setting */
#define MXC_S_I2C_STATUS_RX_EMPTY_EMPTY \
(MXC_V_I2C_STATUS_RX_EMPTY_EMPTY << MXC_F_I2C_STATUS_RX_EMPTY_POS)
/* STATUS_RX_FULL Position */
#define MXC_F_I2C_STATUS_RX_FULL_POS 2
/* STATUS_RX_FULL Mask */
#define MXC_F_I2C_STATUS_RX_FULL (0x1UL << MXC_F_I2C_STATUS_RX_FULL_POS)
/* STATUS_RX_FULL_NOT_FULL Value */
#define MXC_V_I2C_STATUS_RX_FULL_NOT_FULL 0x0UL
/* STATUS_RX_FULL_NOT_FULL Setting */
#define MXC_S_I2C_STATUS_RX_FULL_NOT_FULL \
(MXC_V_I2C_STATUS_RX_FULL_NOT_FULL << MXC_F_I2C_STATUS_RX_FULL_POS)
/* STATUS_RX_FULL_FULL Value */
#define MXC_V_I2C_STATUS_RX_FULL_FULL 0x1UL
/* STATUS_RX_FULL_FULL Setting */
#define MXC_S_I2C_STATUS_RX_FULL_FULL \
(MXC_V_I2C_STATUS_RX_FULL_FULL << MXC_F_I2C_STATUS_RX_FULL_POS)
/* STATUS_TX_EMPTY Position */
#define MXC_F_I2C_STATUS_TX_EMPTY_POS 3
/* STATUS_TX_EMPTY Mask */
#define MXC_F_I2C_STATUS_TX_EMPTY (0x1UL << MXC_F_I2C_STATUS_TX_EMPTY_POS)
/* STATUS_TX_EMPTY_NOT_EMPTY Value */
#define MXC_V_I2C_STATUS_TX_EMPTY_NOT_EMPTY 0x0UL
/* STATUS_TX_EMPTY_NOT_EMPTY Setting */
#define MXC_S_I2C_STATUS_TX_EMPTY_NOT_EMPTY \
(MXC_V_I2C_STATUS_TX_EMPTY_NOT_EMPTY << MXC_F_I2C_STATUS_TX_EMPTY_POS)
/* STATUS_TX_EMPTY_EMPTY Value */
#define MXC_V_I2C_STATUS_TX_EMPTY_EMPTY 0x1UL
/* STATUS_TX_EMPTY_EMPTY Setting */
#define MXC_S_I2C_STATUS_TX_EMPTY_EMPTY \
(MXC_V_I2C_STATUS_TX_EMPTY_EMPTY << MXC_F_I2C_STATUS_TX_EMPTY_POS)
/* STATUS_TX_FULL Position */
#define MXC_F_I2C_STATUS_TX_FULL_POS 4
/* STATUS_TX_FULL Mask */
#define MXC_F_I2C_STATUS_TX_FULL (0x1UL << MXC_F_I2C_STATUS_TX_FULL_POS)
/* STATUS_TX_FULL_NOT_EMPTY Value */
#define MXC_V_I2C_STATUS_TX_FULL_NOT_EMPTY 0x0UL
/* STATUS_TX_FULL_NOT_EMPTY Setting */
#define MXC_S_I2C_STATUS_TX_FULL_NOT_EMPTY \
(MXC_V_I2C_STATUS_TX_FULL_NOT_EMPTY << MXC_F_I2C_STATUS_TX_FULL_POS)
/* STATUS_TX_FULL_EMPTY Value */
#define MXC_V_I2C_STATUS_TX_FULL_EMPTY 0x1UL
/* STATUS_TX_FULL_EMPTY Setting */
#define MXC_S_I2C_STATUS_TX_FULL_EMPTY \
(MXC_V_I2C_STATUS_TX_FULL_EMPTY << MXC_F_I2C_STATUS_TX_FULL_POS)
/* STATUS_CLK_MODE Position */
#define MXC_F_I2C_STATUS_CLK_MODE_POS 5
/* STATUS_CLK_MODE Mask */
#define MXC_F_I2C_STATUS_CLK_MODE (0x1UL << MXC_F_I2C_STATUS_CLK_MODE_POS)
/* STATUS_CLK_MODE_NOT_ACTIVELY_DRIVING_SCL_CLOCK Value */
#define MXC_V_I2C_STATUS_CLK_MODE_NOT_ACTIVELY_DRIVING_SCL_CLOCK 0x0UL
/* STATUS_CLK_MODE_NOT_ACTIVELY_DRIVING_SCL_CLOCK Setting */
#define MXC_S_I2C_STATUS_CLK_MODE_NOT_ACTIVELY_DRIVING_SCL_CLOCK \
(MXC_V_I2C_STATUS_CLK_MODE_NOT_ACTIVELY_DRIVING_SCL_CLOCK \
<< MXC_F_I2C_STATUS_CLK_MODE_POS)
/* STATUS_CLK_MODE_ACTIVELY_DRIVING_SCL_CLOCK Value */
#define MXC_V_I2C_STATUS_CLK_MODE_ACTIVELY_DRIVING_SCL_CLOCK 0x1UL
/* STATUS_CLK_MODE_ACTIVELY_DRIVING_SCL_CLOCK Setting */
#define MXC_S_I2C_STATUS_CLK_MODE_ACTIVELY_DRIVING_SCL_CLOCK \
(MXC_V_I2C_STATUS_CLK_MODE_ACTIVELY_DRIVING_SCL_CLOCK \
<< MXC_F_I2C_STATUS_CLK_MODE_POS)
/* STATUS_STATUS Position */
#define MXC_F_I2C_STATUS_STATUS_POS 8
/* STATUS_STATUS Mask */
#define MXC_F_I2C_STATUS_STATUS (0xFUL << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_IDLE Value */
#define MXC_V_I2C_STATUS_STATUS_IDLE 0x0UL
/* STATUS_STATUS_IDLE Setting */
#define MXC_S_I2C_STATUS_STATUS_IDLE \
(MXC_V_I2C_STATUS_STATUS_IDLE << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_MTX_ADDR Value */
#define MXC_V_I2C_STATUS_STATUS_MTX_ADDR 0x1UL
/* STATUS_STATUS_MTX_ADDR Setting */
#define MXC_S_I2C_STATUS_STATUS_MTX_ADDR \
(MXC_V_I2C_STATUS_STATUS_MTX_ADDR << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_MRX_ADDR_ACK Value */
#define MXC_V_I2C_STATUS_STATUS_MRX_ADDR_ACK 0x2UL
/* STATUS_STATUS_MRX_ADDR_ACK Setting */
#define MXC_S_I2C_STATUS_STATUS_MRX_ADDR_ACK \
(MXC_V_I2C_STATUS_STATUS_MRX_ADDR_ACK << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_MTX_EX_ADDR Value */
#define MXC_V_I2C_STATUS_STATUS_MTX_EX_ADDR 0x3UL
/* STATUS_STATUS_MTX_EX_ADDR Setting */
#define MXC_S_I2C_STATUS_STATUS_MTX_EX_ADDR \
(MXC_V_I2C_STATUS_STATUS_MTX_EX_ADDR << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_MRX_EX_ADDR Value */
#define MXC_V_I2C_STATUS_STATUS_MRX_EX_ADDR 0x4UL
/* STATUS_STATUS_MRX_EX_ADDR Setting */
#define MXC_S_I2C_STATUS_STATUS_MRX_EX_ADDR \
(MXC_V_I2C_STATUS_STATUS_MRX_EX_ADDR << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_SRX_ADDR Value */
#define MXC_V_I2C_STATUS_STATUS_SRX_ADDR 0x5UL
/* STATUS_STATUS_SRX_ADDR Setting */
#define MXC_S_I2C_STATUS_STATUS_SRX_ADDR \
(MXC_V_I2C_STATUS_STATUS_SRX_ADDR << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_STX_ADDR_ACK Value */
#define MXC_V_I2C_STATUS_STATUS_STX_ADDR_ACK 0x6UL
/* STATUS_STATUS_STX_ADDR_ACK Setting */
#define MXC_S_I2C_STATUS_STATUS_STX_ADDR_ACK \
(MXC_V_I2C_STATUS_STATUS_STX_ADDR_ACK << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_SRX_EX_ADDR Value */
#define MXC_V_I2C_STATUS_STATUS_SRX_EX_ADDR 0x7UL
/* STATUS_STATUS_SRX_EX_ADDR Setting */
#define MXC_S_I2C_STATUS_STATUS_SRX_EX_ADDR \
(MXC_V_I2C_STATUS_STATUS_SRX_EX_ADDR << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_STX_EX_ADDR_ACK Value */
#define MXC_V_I2C_STATUS_STATUS_STX_EX_ADDR_ACK 0x8UL
/* STATUS_STATUS_STX_EX_ADDR_ACK Setting */
#define MXC_S_I2C_STATUS_STATUS_STX_EX_ADDR_ACK \
(MXC_V_I2C_STATUS_STATUS_STX_EX_ADDR_ACK << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_TX Value */
#define MXC_V_I2C_STATUS_STATUS_TX 0x9UL
/* STATUS_STATUS_TX Setting */
#define MXC_S_I2C_STATUS_STATUS_TX \
(MXC_V_I2C_STATUS_STATUS_TX << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_RX_ACK Value */
#define MXC_V_I2C_STATUS_STATUS_RX_ACK 0xAUL
/* STATUS_STATUS_RX_ACK Setting */
#define MXC_S_I2C_STATUS_STATUS_RX_ACK \
(MXC_V_I2C_STATUS_STATUS_RX_ACK << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_RX Value */
#define MXC_V_I2C_STATUS_STATUS_RX 0xBUL
/* STATUS_STATUS_RX Setting */
#define MXC_S_I2C_STATUS_STATUS_RX \
(MXC_V_I2C_STATUS_STATUS_RX << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_TX_ACK Value */
#define MXC_V_I2C_STATUS_STATUS_TX_ACK 0xCUL
/* STATUS_STATUS_TX_ACK Setting */
#define MXC_S_I2C_STATUS_STATUS_TX_ACK \
(MXC_V_I2C_STATUS_STATUS_TX_ACK << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_NACK Value */
#define MXC_V_I2C_STATUS_STATUS_NACK 0xDUL
/* STATUS_STATUS_NACK Setting */
#define MXC_S_I2C_STATUS_STATUS_NACK \
(MXC_V_I2C_STATUS_STATUS_NACK << MXC_F_I2C_STATUS_STATUS_POS)
/* STATUS_STATUS_BY_ST Value */
#define MXC_V_I2C_STATUS_STATUS_BY_ST 0xFUL
/* STATUS_STATUS_BY_ST Setting */
#define MXC_S_I2C_STATUS_STATUS_BY_ST \
(MXC_V_I2C_STATUS_STATUS_BY_ST << MXC_F_I2C_STATUS_STATUS_POS)
/**
* Interrupt Status Register.
*/
/* INT_FL0_DONE Position */
#define MXC_F_I2C_INT_FL0_DONE_POS 0
/* INT_FL0_DONE Mask */
#define MXC_F_I2C_INT_FL0_DONE (0x1UL << MXC_F_I2C_INT_FL0_DONE_POS)
/* INT_FL0_DONE_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_DONE_INACTIVE 0x0UL
/* INT_FL0_DONE_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_DONE_INACTIVE \
(MXC_V_I2C_INT_FL0_DONE_INACTIVE << MXC_F_I2C_INT_FL0_DONE_POS)
/* INT_FL0_DONE_PENDING Value */
#define MXC_V_I2C_INT_FL0_DONE_PENDING 0x1UL
/* INT_FL0_DONE_PENDING Setting */
#define MXC_S_I2C_INT_FL0_DONE_PENDING \
(MXC_V_I2C_INT_FL0_DONE_PENDING << MXC_F_I2C_INT_FL0_DONE_POS)
/* INT_FL0_RX_MODE Position */
#define MXC_F_I2C_INT_FL0_RX_MODE_POS 1
/* INT_FL0_RX_MODE Mask */
#define MXC_F_I2C_INT_FL0_RX_MODE (0x1UL << MXC_F_I2C_INT_FL0_RX_MODE_POS)
/* INT_FL0_RX_MODE_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_RX_MODE_INACTIVE 0x0UL
/* INT_FL0_RX_MODE_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_RX_MODE_INACTIVE \
(MXC_V_I2C_INT_FL0_RX_MODE_INACTIVE << MXC_F_I2C_INT_FL0_RX_MODE_POS)
/* INT_FL0_RX_MODE_PENDING Value */
#define MXC_V_I2C_INT_FL0_RX_MODE_PENDING 0x1UL
/* INT_FL0_RX_MODE_PENDING Setting */
#define MXC_S_I2C_INT_FL0_RX_MODE_PENDING \
(MXC_V_I2C_INT_FL0_RX_MODE_PENDING << MXC_F_I2C_INT_FL0_RX_MODE_POS)
/* INT_FL0_GEN_CALL_ADDR Position */
#define MXC_F_I2C_INT_FL0_GEN_CALL_ADDR_POS 2
/* INT_FL0_GEN_CALL_ADDR Mask */
#define MXC_F_I2C_INT_FL0_GEN_CALL_ADDR \
(0x1UL << MXC_F_I2C_INT_FL0_GEN_CALL_ADDR_POS)
/* INT_FL0_GEN_CALL_ADDR_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_GEN_CALL_ADDR_INACTIVE 0x0UL
/* INT_FL0_GEN_CALL_ADDR_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_GEN_CALL_ADDR_INACTIVE \
(MXC_V_I2C_INT_FL0_GEN_CALL_ADDR_INACTIVE \
<< MXC_F_I2C_INT_FL0_GEN_CALL_ADDR_POS)
/* INT_FL0_GEN_CALL_ADDR_PENDING Value */
#define MXC_V_I2C_INT_FL0_GEN_CALL_ADDR_PENDING 0x1UL
/* INT_FL0_GEN_CALL_ADDR_PENDING Setting */
#define MXC_S_I2C_INT_FL0_GEN_CALL_ADDR_PENDING \
(MXC_V_I2C_INT_FL0_GEN_CALL_ADDR_PENDING \
<< MXC_F_I2C_INT_FL0_GEN_CALL_ADDR_POS)
/* INT_FL0_ADDR_MATCH Position */
#define MXC_F_I2C_INT_FL0_ADDR_MATCH_POS 3
/* INT_FL0_ADDR_MATCH Mask */
#define MXC_F_I2C_INT_FL0_ADDR_MATCH (0x1UL << MXC_F_I2C_INT_FL0_ADDR_MATCH_POS)
/* INT_FL0_ADDR_MATCH_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_ADDR_MATCH_INACTIVE 0x0UL
/* INT_FL0_ADDR_MATCH_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_ADDR_MATCH_INACTIVE \
(MXC_V_I2C_INT_FL0_ADDR_MATCH_INACTIVE \
<< MXC_F_I2C_INT_FL0_ADDR_MATCH_POS)
/* INT_FL0_ADDR_MATCH_PENDING Value */
#define MXC_V_I2C_INT_FL0_ADDR_MATCH_PENDING 0x1UL
/* INT_FL0_ADDR_MATCH_PENDING Setting */
#define MXC_S_I2C_INT_FL0_ADDR_MATCH_PENDING \
(MXC_V_I2C_INT_FL0_ADDR_MATCH_PENDING \
<< MXC_F_I2C_INT_FL0_ADDR_MATCH_POS)
/* INT_FL0_RX_THRESH Position */
#define MXC_F_I2C_INT_FL0_RX_THRESH_POS 4
/* INT_FL0_RX_THRESH Mask */
#define MXC_F_I2C_INT_FL0_RX_THRESH (0x1UL << MXC_F_I2C_INT_FL0_RX_THRESH_POS)
/* INT_FL0_RX_THRESH_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_RX_THRESH_INACTIVE 0x0UL
/* INT_FL0_RX_THRESH_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_RX_THRESH_INACTIVE \
(MXC_V_I2C_INT_FL0_RX_THRESH_INACTIVE \
<< MXC_F_I2C_INT_FL0_RX_THRESH_POS)
/* INT_FL0_RX_THRESH_PENDING Value */
#define MXC_V_I2C_INT_FL0_RX_THRESH_PENDING 0x1UL
/* INT_FL0_RX_THRESH_PENDING Setting */
#define MXC_S_I2C_INT_FL0_RX_THRESH_PENDING \
(MXC_V_I2C_INT_FL0_RX_THRESH_PENDING << MXC_F_I2C_INT_FL0_RX_THRESH_POS)
/* INT_FL0_TX_THRESH Position */
#define MXC_F_I2C_INT_FL0_TX_THRESH_POS 5
/* INT_FL0_TX_THRESH Mask */
#define MXC_F_I2C_INT_FL0_TX_THRESH (0x1UL << MXC_F_I2C_INT_FL0_TX_THRESH_POS)
/* INT_FL0_TX_THRESH_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_TX_THRESH_INACTIVE 0x0UL
/* INT_FL0_TX_THRESH_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_TX_THRESH_INACTIVE \
(MXC_V_I2C_INT_FL0_TX_THRESH_INACTIVE \
<< MXC_F_I2C_INT_FL0_TX_THRESH_POS)
/* INT_FL0_TX_THRESH_PENDING Value */
#define MXC_V_I2C_INT_FL0_TX_THRESH_PENDING 0x1UL
/* INT_FL0_TX_THRESH_PENDING Setting */
#define MXC_S_I2C_INT_FL0_TX_THRESH_PENDING \
(MXC_V_I2C_INT_FL0_TX_THRESH_PENDING << MXC_F_I2C_INT_FL0_TX_THRESH_POS)
/* INT_FL0_STOP Position */
#define MXC_F_I2C_INT_FL0_STOP_POS 6
/* INT_FL0_STOP Mask */
#define MXC_F_I2C_INT_FL0_STOP (0x1UL << MXC_F_I2C_INT_FL0_STOP_POS)
/* INT_FL0_STOP_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_STOP_INACTIVE 0x0UL
/* INT_FL0_STOP_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_STOP_INACTIVE \
(MXC_V_I2C_INT_FL0_STOP_INACTIVE << MXC_F_I2C_INT_FL0_STOP_POS)
/* INT_FL0_STOP_PENDING Value */
#define MXC_V_I2C_INT_FL0_STOP_PENDING 0x1UL
/* INT_FL0_STOP_PENDING Setting */
#define MXC_S_I2C_INT_FL0_STOP_PENDING \
(MXC_V_I2C_INT_FL0_STOP_PENDING << MXC_F_I2C_INT_FL0_STOP_POS)
/* INT_FL0_ADDR_ACK Position */
#define MXC_F_I2C_INT_FL0_ADDR_ACK_POS 7
/* INT_FL0_ADDR_ACK Mask */
#define MXC_F_I2C_INT_FL0_ADDR_ACK (0x1UL << MXC_F_I2C_INT_FL0_ADDR_ACK_POS)
/* INT_FL0_ADDR_ACK_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_ADDR_ACK_INACTIVE 0x0UL
/* INT_FL0_ADDR_ACK_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_ADDR_ACK_INACTIVE \
(MXC_V_I2C_INT_FL0_ADDR_ACK_INACTIVE << MXC_F_I2C_INT_FL0_ADDR_ACK_POS)
/* INT_FL0_ADDR_ACK_PENDING Value */
#define MXC_V_I2C_INT_FL0_ADDR_ACK_PENDING 0x1UL
/* INT_FL0_ADDR_ACK_PENDING Setting */
#define MXC_S_I2C_INT_FL0_ADDR_ACK_PENDING \
(MXC_V_I2C_INT_FL0_ADDR_ACK_PENDING << MXC_F_I2C_INT_FL0_ADDR_ACK_POS)
/* INT_FL0_ARB_ER Position */
#define MXC_F_I2C_INT_FL0_ARB_ER_POS 8
/* INT_FL0_ARB_ER Mask */
#define MXC_F_I2C_INT_FL0_ARB_ER (0x1UL << MXC_F_I2C_INT_FL0_ARB_ER_POS)
/* INT_FL0_ARB_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_ARB_ER_INACTIVE 0x0UL
/* INT_FL0_ARB_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_ARB_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_ARB_ER_INACTIVE << MXC_F_I2C_INT_FL0_ARB_ER_POS)
/* INT_FL0_ARB_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_ARB_ER_PENDING 0x1UL
/* INT_FL0_ARB_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_ARB_ER_PENDING \
(MXC_V_I2C_INT_FL0_ARB_ER_PENDING << MXC_F_I2C_INT_FL0_ARB_ER_POS)
/* INT_FL0_TO_ER Position */
#define MXC_F_I2C_INT_FL0_TO_ER_POS 9
/* INT_FL0_TO_ER Mask */
#define MXC_F_I2C_INT_FL0_TO_ER (0x1UL << MXC_F_I2C_INT_FL0_TO_ER_POS)
/* INT_FL0_TO_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_TO_ER_INACTIVE 0x0UL
/* INT_FL0_TO_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_TO_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_TO_ER_INACTIVE << MXC_F_I2C_INT_FL0_TO_ER_POS)
/* INT_FL0_TO_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_TO_ER_PENDING 0x1UL
/* INT_FL0_TO_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_TO_ER_PENDING \
(MXC_V_I2C_INT_FL0_TO_ER_PENDING << MXC_F_I2C_INT_FL0_TO_ER_POS)
/* INT_FL0_ADDR_NACK_ER Position */
#define MXC_F_I2C_INT_FL0_ADDR_NACK_ER_POS 10
/* INT_FL0_ADDR_NACK_ER Mask */
#define MXC_F_I2C_INT_FL0_ADDR_NACK_ER \
(0x1UL << MXC_F_I2C_INT_FL0_ADDR_NACK_ER_POS)
/* INT_FL0_ADDR_NACK_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_ADDR_NACK_ER_INACTIVE 0x0UL
/* INT_FL0_ADDR_NACK_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_ADDR_NACK_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_ADDR_NACK_ER_INACTIVE \
<< MXC_F_I2C_INT_FL0_ADDR_NACK_ER_POS)
/* INT_FL0_ADDR_NACK_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_ADDR_NACK_ER_PENDING 0x1UL
/* INT_FL0_ADDR_NACK_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_ADDR_NACK_ER_PENDING \
(MXC_V_I2C_INT_FL0_ADDR_NACK_ER_PENDING \
<< MXC_F_I2C_INT_FL0_ADDR_NACK_ER_POS)
/* INT_FL0_DATA_ER Position */
#define MXC_F_I2C_INT_FL0_DATA_ER_POS 11
/* INT_FL0_DATA_ER Mask */
#define MXC_F_I2C_INT_FL0_DATA_ER (0x1UL << MXC_F_I2C_INT_FL0_DATA_ER_POS)
/* INT_FL0_DATA_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_DATA_ER_INACTIVE 0x0UL
/* INT_FL0_DATA_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_DATA_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_DATA_ER_INACTIVE << MXC_F_I2C_INT_FL0_DATA_ER_POS)
/* INT_FL0_DATA_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_DATA_ER_PENDING 0x1UL
/* INT_FL0_DATA_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_DATA_ER_PENDING \
(MXC_V_I2C_INT_FL0_DATA_ER_PENDING << MXC_F_I2C_INT_FL0_DATA_ER_POS)
/* INT_FL0_DO_NOT_RESP_ER Position */
#define MXC_F_I2C_INT_FL0_DO_NOT_RESP_ER_POS 12
/* INT_FL0_DO_NOT_RESP_ER Mask */
#define MXC_F_I2C_INT_FL0_DO_NOT_RESP_ER \
(0x1UL << MXC_F_I2C_INT_FL0_DO_NOT_RESP_ER_POS)
/* INT_FL0_DO_NOT_RESP_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_DO_NOT_RESP_ER_INACTIVE 0x0UL
/* INT_FL0_DO_NOT_RESP_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_DO_NOT_RESP_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_DO_NOT_RESP_ER_INACTIVE \
<< MXC_F_I2C_INT_FL0_DO_NOT_RESP_ER_POS)
/* INT_FL0_DO_NOT_RESP_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_DO_NOT_RESP_ER_PENDING 0x1UL
/* INT_FL0_DO_NOT_RESP_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_DO_NOT_RESP_ER_PENDING \
(MXC_V_I2C_INT_FL0_DO_NOT_RESP_ER_PENDING \
<< MXC_F_I2C_INT_FL0_DO_NOT_RESP_ER_POS)
/* INT_FL0_START_ER Position */
#define MXC_F_I2C_INT_FL0_START_ER_POS 13
/* INT_FL0_START_ER Mask */
#define MXC_F_I2C_INT_FL0_START_ER (0x1UL << MXC_F_I2C_INT_FL0_START_ER_POS)
/* INT_FL0_START_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_START_ER_INACTIVE 0x0UL
/* INT_FL0_START_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_START_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_START_ER_INACTIVE << MXC_F_I2C_INT_FL0_START_ER_POS)
/* INT_FL0_START_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_START_ER_PENDING 0x1UL
/* INT_FL0_START_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_START_ER_PENDING \
(MXC_V_I2C_INT_FL0_START_ER_PENDING << MXC_F_I2C_INT_FL0_START_ER_POS)
/* INT_FL0_STOP_ER Position */
#define MXC_F_I2C_INT_FL0_STOP_ER_POS 14
/* INT_FL0_STOP_ER Mask */
#define MXC_F_I2C_INT_FL0_STOP_ER (0x1UL << MXC_F_I2C_INT_FL0_STOP_ER_POS)
/* INT_FL0_STOP_ER_INACTIVE Value */
#define MXC_V_I2C_INT_FL0_STOP_ER_INACTIVE 0x0UL
/* INT_FL0_STOP_ER_INACTIVE Setting */
#define MXC_S_I2C_INT_FL0_STOP_ER_INACTIVE \
(MXC_V_I2C_INT_FL0_STOP_ER_INACTIVE << MXC_F_I2C_INT_FL0_STOP_ER_POS)
/* INT_FL0_STOP_ER_PENDING Value */
#define MXC_V_I2C_INT_FL0_STOP_ER_PENDING 0x1UL
/* INT_FL0_STOP_ER_PENDING Setting */
#define MXC_S_I2C_INT_FL0_STOP_ER_PENDING \
(MXC_V_I2C_INT_FL0_STOP_ER_PENDING << MXC_F_I2C_INT_FL0_STOP_ER_POS)
/* INT_FL0_TX_LOCK_OUT Position */
#define MXC_F_I2C_INT_FL0_TX_LOCK_OUT_POS 15
/* INT_FL0_TX_LOCK_OUT Mask */
#define MXC_F_I2C_INT_FL0_TX_LOCK_OUT \
(0x1UL << MXC_F_I2C_INT_FL0_TX_LOCK_OUT_POS)
/* INT_FL0_MAMI Position */
#define MXC_F_I2C_INT_FL0_MAMI_POS 16
/* INT_FL0_MAMI Mask */
#define MXC_F_I2C_INT_FL0_MAMI_MASK (0xFUL << MXC_F_I2C_INT_FL0_MAMI_POS)
/* INT_FL0_MAMI Address Match 0 */
#define MXC_F_I2C_INT_FL0_MAMI_MATCH_0 (0x1UL << MXC_F_I2C_INT_FL0_MAMI_POS)
/* INT_FL0_MAMI Address Match 1 */
#define MXC_F_I2C_INT_FL0_MAMI_MATCH_1 (0x2UL << MXC_F_I2C_INT_FL0_MAMI_POS)
/* INT_FL0_MAMI Address Match 2 */
#define MXC_F_I2C_INT_FL0_MAMI_MATCH_2 (0x4UL << MXC_F_I2C_INT_FL0_MAMI_POS)
/* INT_FL0_MAMI Address Match 3 */
#define MXC_F_I2C_INT_FL0_MAMI_MATCH_3 (0x8UL << MXC_F_I2C_INT_FL0_MAMI_POS)
/**
* Interrupt Enable Register.
*/
#define MXC_F_I2C_INT_EN0_DONE_POS 0 /* INT_EN0_DONE Position */
/* INT_EN0_DONE Mask */
#define MXC_F_I2C_INT_EN0_DONE (0x1UL << MXC_F_I2C_INT_EN0_DONE_POS)
/* INT_EN0_DONE_DIS Value */
#define MXC_V_I2C_INT_EN0_DONE_DIS 0x0UL
/* INT_EN0_DONE_DIS Setting */
#define MXC_S_I2C_INT_EN0_DONE_DIS \
(MXC_V_I2C_INT_EN0_DONE_DIS << MXC_F_I2C_INT_EN0_DONE_POS)
/* INT_EN0_DONE_EN Value */
#define MXC_V_I2C_INT_EN0_DONE_EN 0x1UL
/* INT_EN0_DONE_EN Setting */
#define MXC_S_I2C_INT_EN0_DONE_EN \
(MXC_V_I2C_INT_EN0_DONE_EN << MXC_F_I2C_INT_EN0_DONE_POS)
/* INT_EN0_RX_MODE Position */
#define MXC_F_I2C_INT_EN0_RX_MODE_POS 1
/* INT_EN0_RX_MODE Mask */
#define MXC_F_I2C_INT_EN0_RX_MODE (0x1UL << MXC_F_I2C_INT_EN0_RX_MODE_POS)
/* INT_EN0_RX_MODE_DIS Value */
#define MXC_V_I2C_INT_EN0_RX_MODE_DIS 0x0UL
/* INT_EN0_RX_MODE_DIS Setting */
#define MXC_S_I2C_INT_EN0_RX_MODE_DIS \
(MXC_V_I2C_INT_EN0_RX_MODE_DIS << MXC_F_I2C_INT_EN0_RX_MODE_POS)
/* INT_EN0_RX_MODE_EN Value */
#define MXC_V_I2C_INT_EN0_RX_MODE_EN 0x1UL
/* INT_EN0_RX_MODE_EN Setting */
#define MXC_S_I2C_INT_EN0_RX_MODE_EN \
(MXC_V_I2C_INT_EN0_RX_MODE_EN << MXC_F_I2C_INT_EN0_RX_MODE_POS)
/* INT_EN0_GEN_CTRL_ADDR Position */
#define MXC_F_I2C_INT_EN0_GEN_CTRL_ADDR_POS 2
/* INT_EN0_GEN_CTRL_ADDR Mask */
#define MXC_F_I2C_INT_EN0_GEN_CTRL_ADDR \
(0x1UL << MXC_F_I2C_INT_EN0_GEN_CTRL_ADDR_POS)
/* INT_EN0_GEN_CTRL_ADDR_DIS Value */
#define MXC_V_I2C_INT_EN0_GEN_CTRL_ADDR_DIS 0x0UL
/* INT_EN0_GEN_CTRL_ADDR_DIS Setting */
#define MXC_S_I2C_INT_EN0_GEN_CTRL_ADDR_DIS \
(MXC_V_I2C_INT_EN0_GEN_CTRL_ADDR_DIS \
<< MXC_F_I2C_INT_EN0_GEN_CTRL_ADDR_POS)
/* INT_EN0_GEN_CTRL_ADDR_EN Value */
#define MXC_V_I2C_INT_EN0_GEN_CTRL_ADDR_EN 0x1UL
/* INT_EN0_GEN_CTRL_ADDR_EN Setting */
#define MXC_S_I2C_INT_EN0_GEN_CTRL_ADDR_EN \
(MXC_V_I2C_INT_EN0_GEN_CTRL_ADDR_EN \
<< MXC_F_I2C_INT_EN0_GEN_CTRL_ADDR_POS)
/* INT_EN0_ADDR_MATCH Position */
#define MXC_F_I2C_INT_EN0_ADDR_MATCH_POS 3
/* INT_EN0_ADDR_MATCH Mask */
#define MXC_F_I2C_INT_EN0_ADDR_MATCH (0x1UL << MXC_F_I2C_INT_EN0_ADDR_MATCH_POS)
/* INT_EN0_ADDR_MATCH_DIS Value */
#define MXC_V_I2C_INT_EN0_ADDR_MATCH_DIS 0x0UL
/* INT_EN0_ADDR_MATCH_DIS Setting */
#define MXC_S_I2C_INT_EN0_ADDR_MATCH_DIS \
(MXC_V_I2C_INT_EN0_ADDR_MATCH_DIS << MXC_F_I2C_INT_EN0_ADDR_MATCH_POS)
/* INT_EN0_ADDR_MATCH_EN Value */
#define MXC_V_I2C_INT_EN0_ADDR_MATCH_EN 0x1UL
/* INT_EN0_ADDR_MATCH_EN Setting */
#define MXC_S_I2C_INT_EN0_ADDR_MATCH_EN \
(MXC_V_I2C_INT_EN0_ADDR_MATCH_EN << MXC_F_I2C_INT_EN0_ADDR_MATCH_POS)
/* INT_EN0_RX_THRESH Position */
#define MXC_F_I2C_INT_EN0_RX_THRESH_POS 4
/* INT_EN0_RX_THRESH Mask */
#define MXC_F_I2C_INT_EN0_RX_THRESH (0x1UL << MXC_F_I2C_INT_EN0_RX_THRESH_POS)
/* INT_EN0_RX_THRESH_DIS Value */
#define MXC_V_I2C_INT_EN0_RX_THRESH_DIS 0x0UL
/* INT_EN0_RX_THRESH_DIS Setting */
#define MXC_S_I2C_INT_EN0_RX_THRESH_DIS \
(MXC_V_I2C_INT_EN0_RX_THRESH_DIS << MXC_F_I2C_INT_EN0_RX_THRESH_POS)
/* INT_EN0_RX_THRESH_EN Value */
#define MXC_V_I2C_INT_EN0_RX_THRESH_EN 0x1UL
/* INT_EN0_RX_THRESH_EN Setting */
#define MXC_S_I2C_INT_EN0_RX_THRESH_EN \
(MXC_V_I2C_INT_EN0_RX_THRESH_EN << MXC_F_I2C_INT_EN0_RX_THRESH_POS)
/* INT_EN0_TX_THRESH Position */
#define MXC_F_I2C_INT_EN0_TX_THRESH_POS 5
/* INT_EN0_TX_THRESH Mask */
#define MXC_F_I2C_INT_EN0_TX_THRESH (0x1UL << MXC_F_I2C_INT_EN0_TX_THRESH_POS)
/* INT_EN0_TX_THRESH_DIS Value */
#define MXC_V_I2C_INT_EN0_TX_THRESH_DIS 0x0UL
/* INT_EN0_TX_THRESH_DIS Setting */
#define MXC_S_I2C_INT_EN0_TX_THRESH_DIS \
(MXC_V_I2C_INT_EN0_TX_THRESH_DIS << MXC_F_I2C_INT_EN0_TX_THRESH_POS)
/* INT_EN0_TX_THRESH_EN Value */
#define MXC_V_I2C_INT_EN0_TX_THRESH_EN 0x1UL
/* INT_EN0_TX_THRESH_EN Setting */
#define MXC_S_I2C_INT_EN0_TX_THRESH_EN \
(MXC_V_I2C_INT_EN0_TX_THRESH_EN << MXC_F_I2C_INT_EN0_TX_THRESH_POS)
/* INT_EN0_STOP Position */
#define MXC_F_I2C_INT_EN0_STOP_POS 6
/* INT_EN0_STOP Mask */
#define MXC_F_I2C_INT_EN0_STOP (0x1UL << MXC_F_I2C_INT_EN0_STOP_POS)
/* INT_EN0_STOP_DIS Value */
#define MXC_V_I2C_INT_EN0_STOP_DIS 0x0UL
/* INT_EN0_STOP_DIS Setting */
#define MXC_S_I2C_INT_EN0_STOP_DIS \
(MXC_V_I2C_INT_EN0_STOP_DIS << MXC_F_I2C_INT_EN0_STOP_POS)
/* INT_EN0_STOP_EN Value */
#define MXC_V_I2C_INT_EN0_STOP_EN 0x1UL
/* INT_EN0_STOP_EN Setting */
#define MXC_S_I2C_INT_EN0_STOP_EN \
(MXC_V_I2C_INT_EN0_STOP_EN << MXC_F_I2C_INT_EN0_STOP_POS)
/* INT_EN0_ADDR_ACK Position */
#define MXC_F_I2C_INT_EN0_ADDR_ACK_POS 7
/* INT_EN0_ADDR_ACK Mask */
#define MXC_F_I2C_INT_EN0_ADDR_ACK (0x1UL << MXC_F_I2C_INT_EN0_ADDR_ACK_POS)
/* INT_EN0_ADDR_ACK_DIS Value */
#define MXC_V_I2C_INT_EN0_ADDR_ACK_DIS 0x0UL
/* INT_EN0_ADDR_ACK_DIS Setting */
#define MXC_S_I2C_INT_EN0_ADDR_ACK_DIS \
(MXC_V_I2C_INT_EN0_ADDR_ACK_DIS << MXC_F_I2C_INT_EN0_ADDR_ACK_POS)
/* INT_EN0_ADDR_ACK_EN Value */
#define MXC_V_I2C_INT_EN0_ADDR_ACK_EN 0x1UL
/* INT_EN0_ADDR_ACK_EN Setting */
#define MXC_S_I2C_INT_EN0_ADDR_ACK_EN \
(MXC_V_I2C_INT_EN0_ADDR_ACK_EN << MXC_F_I2C_INT_EN0_ADDR_ACK_POS)
/* INT_EN0_ARB_ER Position */
#define MXC_F_I2C_INT_EN0_ARB_ER_POS 8
/* INT_EN0_ARB_ER Mask */
#define MXC_F_I2C_INT_EN0_ARB_ER (0x1UL << MXC_F_I2C_INT_EN0_ARB_ER_POS)
/* INT_EN0_ARB_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_ARB_ER_DIS 0x0UL
/* INT_EN0_ARB_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_ARB_ER_DIS \
(MXC_V_I2C_INT_EN0_ARB_ER_DIS << MXC_F_I2C_INT_EN0_ARB_ER_POS)
/* INT_EN0_ARB_ER_EN Value */
#define MXC_V_I2C_INT_EN0_ARB_ER_EN 0x1UL
/* INT_EN0_ARB_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_ARB_ER_EN \
(MXC_V_I2C_INT_EN0_ARB_ER_EN << MXC_F_I2C_INT_EN0_ARB_ER_POS)
/* INT_EN0_TO_ER Position */
#define MXC_F_I2C_INT_EN0_TO_ER_POS 9
/* INT_EN0_TO_ER Mask */
#define MXC_F_I2C_INT_EN0_TO_ER (0x1UL << MXC_F_I2C_INT_EN0_TO_ER_POS)
/* INT_EN0_TO_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_TO_ER_DIS 0x0UL
/* INT_EN0_TO_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_TO_ER_DIS \
(MXC_V_I2C_INT_EN0_TO_ER_DIS << MXC_F_I2C_INT_EN0_TO_ER_POS)
/* INT_EN0_TO_ER_EN Value */
#define MXC_V_I2C_INT_EN0_TO_ER_EN 0x1UL
/* INT_EN0_TO_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_TO_ER_EN \
(MXC_V_I2C_INT_EN0_TO_ER_EN << MXC_F_I2C_INT_EN0_TO_ER_POS)
/* INT_EN0_ADDR_ER Position */
#define MXC_F_I2C_INT_EN0_ADDR_ER_POS 10
/* INT_EN0_ADDR_ER Mask */
#define MXC_F_I2C_INT_EN0_ADDR_ER (0x1UL << MXC_F_I2C_INT_EN0_ADDR_ER_POS)
/* INT_EN0_ADDR_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_ADDR_ER_DIS 0x0UL
/* INT_EN0_ADDR_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_ADDR_ER_DIS \
(MXC_V_I2C_INT_EN0_ADDR_ER_DIS << MXC_F_I2C_INT_EN0_ADDR_ER_POS)
/* INT_EN0_ADDR_ER_EN Value */
#define MXC_V_I2C_INT_EN0_ADDR_ER_EN 0x1UL
/* INT_EN0_ADDR_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_ADDR_ER_EN \
(MXC_V_I2C_INT_EN0_ADDR_ER_EN << MXC_F_I2C_INT_EN0_ADDR_ER_POS)
/* INT_EN0_DATA_ER Position */
#define MXC_F_I2C_INT_EN0_DATA_ER_POS 11
/* INT_EN0_DATA_ER Mask */
#define MXC_F_I2C_INT_EN0_DATA_ER (0x1UL << MXC_F_I2C_INT_EN0_DATA_ER_POS)
/* INT_EN0_DATA_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_DATA_ER_DIS 0x0UL
/* INT_EN0_DATA_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_DATA_ER_DIS \
(MXC_V_I2C_INT_EN0_DATA_ER_DIS << MXC_F_I2C_INT_EN0_DATA_ER_POS)
/* INT_EN0_DATA_ER_EN Value */
#define MXC_V_I2C_INT_EN0_DATA_ER_EN 0x1UL
/* INT_EN0_DATA_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_DATA_ER_EN \
(MXC_V_I2C_INT_EN0_DATA_ER_EN << MXC_F_I2C_INT_EN0_DATA_ER_POS)
/* INT_EN0_DO_NOT_RESP_ER Position */
#define MXC_F_I2C_INT_EN0_DO_NOT_RESP_ER_POS 12
/* INT_EN0_DO_NOT_RESP_ER Mask */
#define MXC_F_I2C_INT_EN0_DO_NOT_RESP_ER \
(0x1UL << MXC_F_I2C_INT_EN0_DO_NOT_RESP_ER_POS)
/* INT_EN0_DO_NOT_RESP_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_DO_NOT_RESP_ER_DIS 0x0UL
/* INT_EN0_DO_NOT_RESP_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_DO_NOT_RESP_ER_DIS \
(MXC_V_I2C_INT_EN0_DO_NOT_RESP_ER_DIS \
<< MXC_F_I2C_INT_EN0_DO_NOT_RESP_ER_POS)
/* INT_EN0_DO_NOT_RESP_ER_EN Value */
#define MXC_V_I2C_INT_EN0_DO_NOT_RESP_ER_EN 0x1UL
/* INT_EN0_DO_NOT_RESP_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_DO_NOT_RESP_ER_EN \
(MXC_V_I2C_INT_EN0_DO_NOT_RESP_ER_EN \
<< MXC_F_I2C_INT_EN0_DO_NOT_RESP_ER_POS)
/* INT_EN0_START_ER Position */
#define MXC_F_I2C_INT_EN0_START_ER_POS 13
/* INT_EN0_START_ER Mask */
#define MXC_F_I2C_INT_EN0_START_ER (0x1UL << MXC_F_I2C_INT_EN0_START_ER_POS)
/* INT_EN0_START_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_START_ER_DIS 0x0UL
/* INT_EN0_START_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_START_ER_DIS \
(MXC_V_I2C_INT_EN0_START_ER_DIS << MXC_F_I2C_INT_EN0_START_ER_POS)
/* INT_EN0_START_ER_EN Value */
#define MXC_V_I2C_INT_EN0_START_ER_EN 0x1UL
/* INT_EN0_START_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_START_ER_EN \
(MXC_V_I2C_INT_EN0_START_ER_EN << MXC_F_I2C_INT_EN0_START_ER_POS)
/* INT_EN0_STOP_ER Position */
#define MXC_F_I2C_INT_EN0_STOP_ER_POS 14
/* INT_EN0_STOP_ER Mask */
#define MXC_F_I2C_INT_EN0_STOP_ER (0x1UL << MXC_F_I2C_INT_EN0_STOP_ER_POS)
/* INT_EN0_STOP_ER_DIS Value */
#define MXC_V_I2C_INT_EN0_STOP_ER_DIS 0x0UL
/* INT_EN0_STOP_ER_DIS Setting */
#define MXC_S_I2C_INT_EN0_STOP_ER_DIS \
(MXC_V_I2C_INT_EN0_STOP_ER_DIS << MXC_F_I2C_INT_EN0_STOP_ER_POS)
/* INT_EN0_STOP_ER_EN Value */
#define MXC_V_I2C_INT_EN0_STOP_ER_EN 0x1UL
/* INT_EN0_STOP_ER_EN Setting */
#define MXC_S_I2C_INT_EN0_STOP_ER_EN \
(MXC_V_I2C_INT_EN0_STOP_ER_EN << MXC_F_I2C_INT_EN0_STOP_ER_POS)
/* INT_EN0_TX_LOCK_OUT Position */
#define MXC_F_I2C_INT_EN0_TX_LOCK_OUT_POS 15
/* INT_EN0_TX_LOCK_OUT Mask */
#define MXC_F_I2C_INT_EN0_TX_LOCK_OUT \
(0x1UL << MXC_F_I2C_INT_EN0_TX_LOCK_OUT_POS)
/* INT_EN0_TX_LOCK_OUT_DIS Value */
#define MXC_V_I2C_INT_EN0_TX_LOCK_OUT_DIS 0x0UL
/* INT_EN0_TX_LOCK_OUT_DIS Setting */
#define MXC_S_I2C_INT_EN0_TX_LOCK_OUT_DIS \
(MXC_V_I2C_INT_EN0_TX_LOCK_OUT_DIS << MXC_F_I2C_INT_EN0_TX_LOCK_OUT_POS)
/* INT_EN0_TX_LOCK_OUT_EN Value */
#define MXC_V_I2C_INT_EN0_TX_LOCK_OUT_EN 0x1UL
/* INT_EN0_TX_LOCK_OUT_EN Setting */
#define MXC_S_I2C_INT_EN0_TX_LOCK_OUT_EN \
(MXC_V_I2C_INT_EN0_TX_LOCK_OUT_EN << MXC_F_I2C_INT_EN0_TX_LOCK_OUT_POS)
/**
* Interrupt Status Register 1.
*/
/* INT_FL1_RX_OVERFLOW Position */
#define MXC_F_I2C_INT_FL1_RX_OVERFLOW_POS 0
/* INT_FL1_RX_OVERFLOW Mask */
#define MXC_F_I2C_INT_FL1_RX_OVERFLOW \
(0x1UL << MXC_F_I2C_INT_FL1_RX_OVERFLOW_POS)
/* INT_FL1_RX_OVERFLOW_INACTIVE Value */
#define MXC_V_I2C_INT_FL1_RX_OVERFLOW_INACTIVE 0x0UL
/* INT_FL1_RX_OVERFLOW_INACTIVE Setting */
#define MXC_S_I2C_INT_FL1_RX_OVERFLOW_INACTIVE \
(MXC_V_I2C_INT_FL1_RX_OVERFLOW_INACTIVE \
<< MXC_F_I2C_INT_FL1_RX_OVERFLOW_POS)
/* INT_FL1_RX_OVERFLOW_PENDING Value */
#define MXC_V_I2C_INT_FL1_RX_OVERFLOW_PENDING 0x1UL
/* INT_FL1_RX_OVERFLOW_PENDING Setting */
#define MXC_S_I2C_INT_FL1_RX_OVERFLOW_PENDING \
(MXC_V_I2C_INT_FL1_RX_OVERFLOW_PENDING \
<< MXC_F_I2C_INT_FL1_RX_OVERFLOW_POS)
/* INT_FL1_TX_UNDERFLOW Position */
#define MXC_F_I2C_INT_FL1_TX_UNDERFLOW_POS 1
/* INT_FL1_TX_UNDERFLOW Mask */
#define MXC_F_I2C_INT_FL1_TX_UNDERFLOW \
(0x1UL << MXC_F_I2C_INT_FL1_TX_UNDERFLOW_POS)
/* INT_FL1_TX_UNDERFLOW_INACTIVE Value */
#define MXC_V_I2C_INT_FL1_TX_UNDERFLOW_INACTIVE 0x0UL
/* INT_FL1_TX_UNDERFLOW_INACTIVE Setting */
#define MXC_S_I2C_INT_FL1_TX_UNDERFLOW_INACTIVE \
(MXC_V_I2C_INT_FL1_TX_UNDERFLOW_INACTIVE \
<< MXC_F_I2C_INT_FL1_TX_UNDERFLOW_POS)
/* INT_FL1_TX_UNDERFLOW_PENDING Value */
#define MXC_V_I2C_INT_FL1_TX_UNDERFLOW_PENDING 0x1UL
/* INT_FL1_TX_UNDERFLOW_PENDING Setting */
#define MXC_S_I2C_INT_FL1_TX_UNDERFLOW_PENDING \
(MXC_V_I2C_INT_FL1_TX_UNDERFLOW_PENDING \
<< MXC_F_I2C_INT_FL1_TX_UNDERFLOW_POS)
/**
* Interrupt Staus Register 1.
*/
/* INT_EN1_RX_OVERFLOW Position */
#define MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS 0
/* INT_EN1_RX_OVERFLOW Mask */
#define MXC_F_I2C_INT_EN1_RX_OVERFLOW \
(0x1UL << MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS)
/* INT_EN1_RX_OVERFLOW_DIS Value */
#define MXC_V_I2C_INT_EN1_RX_OVERFLOW_DIS 0x0UL
/* INT_EN1_RX_OVERFLOW_DIS Setting */
#define MXC_S_I2C_INT_EN1_RX_OVERFLOW_DIS \
(MXC_V_I2C_INT_EN1_RX_OVERFLOW_DIS << MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS)
/* INT_EN1_RX_OVERFLOW_EN Value */
#define MXC_V_I2C_INT_EN1_RX_OVERFLOW_EN 0x1UL
/* INT_EN1_RX_OVERFLOW_EN Setting */
#define MXC_S_I2C_INT_EN1_RX_OVERFLOW_EN \
(MXC_V_I2C_INT_EN1_RX_OVERFLOW_EN << MXC_F_I2C_INT_EN1_RX_OVERFLOW_POS)
/* INT_EN1_TX_UNDERFLOW Position */
#define MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS 1
/* INT_EN1_TX_UNDERFLOW Mask */
#define MXC_F_I2C_INT_EN1_TX_UNDERFLOW \
(0x1UL << MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS)
/* INT_EN1_TX_UNDERFLOW_DIS Value */
#define MXC_V_I2C_INT_EN1_TX_UNDERFLOW_DIS 0x0UL
/* INT_EN1_TX_UNDERFLOW_DIS Setting */
#define MXC_S_I2C_INT_EN1_TX_UNDERFLOW_DIS \
(MXC_V_I2C_INT_EN1_TX_UNDERFLOW_DIS \
<< MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS)
/* INT_EN1_TX_UNDERFLOW_EN Value */
#define MXC_V_I2C_INT_EN1_TX_UNDERFLOW_EN 0x1UL
/* INT_EN1_TX_UNDERFLOW_EN Setting */
#define MXC_S_I2C_INT_EN1_TX_UNDERFLOW_EN \
(MXC_V_I2C_INT_EN1_TX_UNDERFLOW_EN \
<< MXC_F_I2C_INT_EN1_TX_UNDERFLOW_POS)
/**
* FIFO Configuration Register.
*/
/* FIFO_LEN_RX_LEN Position */
#define MXC_F_I2C_FIFO_LEN_RX_LEN_POS 0
/* FIFO_LEN_RX_LEN Mask */
#define MXC_F_I2C_FIFO_LEN_RX_LEN (0xFFUL << MXC_F_I2C_FIFO_LEN_RX_LEN_POS)
/* FIFO_LEN_TX_LEN Position */
#define MXC_F_I2C_FIFO_LEN_TX_LEN_POS 8
/* FIFO_LEN_TX_LEN Mask */
#define MXC_F_I2C_FIFO_LEN_TX_LEN (0xFFUL << MXC_F_I2C_FIFO_LEN_TX_LEN_POS)
/**
* Receive Control Register 0.
*/
/* RX_CTRL0_DNR Position */
#define MXC_F_I2C_RX_CTRL0_DNR_POS 0
/* RX_CTRL0_DNR Mask */
#define MXC_F_I2C_RX_CTRL0_DNR (0x1UL << MXC_F_I2C_RX_CTRL0_DNR_POS)
/* RX_CTRL0_DNR_RESPOND Value */
#define MXC_V_I2C_RX_CTRL0_DNR_RESPOND 0x0UL
/* RX_CTRL0_DNR_RESPOND Setting */
#define MXC_S_I2C_RX_CTRL0_DNR_RESPOND \
(MXC_V_I2C_RX_CTRL0_DNR_RESPOND << MXC_F_I2C_RX_CTRL0_DNR_POS)
/* RX_CTRL0_DNR_NOT_RESPOND_RX_FIFO_EMPTY Value */
#define MXC_V_I2C_RX_CTRL0_DNR_NOT_RESPOND_RX_FIFO_EMPTY 0x1UL
/* RX_CTRL0_DNR_NOT_RESPOND_RX_FIFO_EMPTY Setting */
#define MXC_S_I2C_RX_CTRL0_DNR_NOT_RESPOND_RX_FIFO_EMPTY \
(MXC_V_I2C_RX_CTRL0_DNR_NOT_RESPOND_RX_FIFO_EMPTY \
<< MXC_F_I2C_RX_CTRL0_DNR_POS)
/* RX_CTRL0_RX_FLUSH Position */
#define MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS 7
/* RX_CTRL0_RX_FLUSH Mask */
#define MXC_F_I2C_RX_CTRL0_RX_FLUSH (0x1UL << MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS)
/* RX_CTRL0_RX_FLUSH_NOT_FLUSHED Value */
#define MXC_V_I2C_RX_CTRL0_RX_FLUSH_NOT_FLUSHED 0x0UL
/* RX_CTRL0_RX_FLUSH_NOT_FLUSHED Setting */
#define MXC_S_I2C_RX_CTRL0_RX_FLUSH_NOT_FLUSHED \
(MXC_V_I2C_RX_CTRL0_RX_FLUSH_NOT_FLUSHED \
<< MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS)
/* RX_CTRL0_RX_FLUSH_FLUSH Value */
#define MXC_V_I2C_RX_CTRL0_RX_FLUSH_FLUSH 0x1UL
/* RX_CTRL0_RX_FLUSH_FLUSH Setting */
#define MXC_S_I2C_RX_CTRL0_RX_FLUSH_FLUSH \
(MXC_V_I2C_RX_CTRL0_RX_FLUSH_FLUSH << MXC_F_I2C_RX_CTRL0_RX_FLUSH_POS)
/* RX_CTRL0_RX_THRESH Position */
#define MXC_F_I2C_RX_CTRL0_RX_THRESH_POS 8
/* RX_CTRL0_RX_THRESH Mask */
#define MXC_F_I2C_RX_CTRL0_RX_THRESH (0xFUL << MXC_F_I2C_RX_CTRL0_RX_THRESH_POS)
/**
* Receive Control Register 1.
*/
/* RX_CTRL1_RX_CNT Position */
#define MXC_F_I2C_RX_CTRL1_RX_CNT_POS 0
/* RX_CTRL1_RX_CNT Mask */
#define MXC_F_I2C_RX_CTRL1_RX_CNT (0xFFUL << MXC_F_I2C_RX_CTRL1_RX_CNT_POS)
/* RX_CTRL1_RX_FIFO Position */
#define MXC_F_I2C_RX_CTRL1_RX_FIFO_POS 8
/* RX_CTRL1_RX_FIFO Mask */
#define MXC_F_I2C_RX_CTRL1_RX_FIFO (0xFUL << MXC_F_I2C_RX_CTRL1_RX_FIFO_POS)
/**
* Transmit Control Register 0.
*/
/* TX_CTRL0_TX_PRELOAD Position */
#define MXC_F_I2C_TX_CTRL0_TX_PRELOAD_POS 0
/* TX_CTRL0_TX_PRELOAD Mask */
#define MXC_F_I2C_TX_CTRL0_TX_PRELOAD \
(0x1UL << MXC_F_I2C_TX_CTRL0_TX_PRELOAD_POS)
/* TX_CTRL0_TX_READY_MODE Position */
#define MXC_F_I2C_TX_CTRL0_TX_READY_MODE_POS 1
/* TX_CTRL0_TX_READY_MODE Mask */
#define MXC_F_I2C_TX_CTRL0_TX_READY_MODE \
(0x1UL << MXC_F_I2C_TX_CTRL0_TX_READY_MODE_POS)
/* TX_CTRL0_TX_READY_MODE_EN Value */
#define MXC_V_I2C_TX_CTRL0_TX_READY_MODE_EN 0x0UL
/* TX_CTRL0_TX_READY_MODE_EN Setting */
#define MXC_S_I2C_TX_CTRL0_TX_READY_MODE_EN \
(MXC_V_I2C_TX_CTRL0_TX_READY_MODE_EN \
<< MXC_F_I2C_TX_CTRL0_TX_READY_MODE_POS)
/* TX_CTRL0_TX_READY_MODE_DIS Value */
#define MXC_V_I2C_TX_CTRL0_TX_READY_MODE_DIS 0x1UL
/* TX_CTRL0_TX_READY_MODE_DIS Setting */
#define MXC_S_I2C_TX_CTRL0_TX_READY_MODE_DIS \
(MXC_V_I2C_TX_CTRL0_TX_READY_MODE_DIS \
<< MXC_F_I2C_TX_CTRL0_TX_READY_MODE_POS)
/* TX_CTRL0_TX_FLUSH Position */
#define MXC_F_I2C_TX_CTRL0_TX_FLUSH_POS 7
/* TX_CTRL0_TX_FLUSH Mask */
#define MXC_F_I2C_TX_CTRL0_TX_FLUSH (0x1UL << MXC_F_I2C_TX_CTRL0_TX_FLUSH_POS)
/* TX_CTRL0_TX_FLUSH_NOT_FLUSHED Value */
#define MXC_V_I2C_TX_CTRL0_TX_FLUSH_NOT_FLUSHED 0x0UL
/* TX_CTRL0_TX_FLUSH_NOT_FLUSHED Setting */
#define MXC_S_I2C_TX_CTRL0_TX_FLUSH_NOT_FLUSHED \
(MXC_V_I2C_TX_CTRL0_TX_FLUSH_NOT_FLUSHED \
<< MXC_F_I2C_TX_CTRL0_TX_FLUSH_POS)
/* TX_CTRL0_TX_FLUSH_FLUSH Value */
#define MXC_V_I2C_TX_CTRL0_TX_FLUSH_FLUSH 0x1UL
/* TX_CTRL0_TX_FLUSH_FLUSH Setting */
#define MXC_S_I2C_TX_CTRL0_TX_FLUSH_FLUSH \
(MXC_V_I2C_TX_CTRL0_TX_FLUSH_FLUSH << MXC_F_I2C_TX_CTRL0_TX_FLUSH_POS)
/* TX_CTRL0_TX_THRESH Position */
#define MXC_F_I2C_TX_CTRL0_TX_THRESH_POS 8
/* TX_CTRL0_TX_THRESH Mask */
#define MXC_F_I2C_TX_CTRL0_TX_THRESH (0xFUL << MXC_F_I2C_TX_CTRL0_TX_THRESH_POS)
/**
* Transmit Control Register 1.
*/
/* TX_CTRL1_TX_READY Position */
#define MXC_F_I2C_TX_CTRL1_TX_READY_POS 0
/* TX_CTRL1_TX_READY Mask */
#define MXC_F_I2C_TX_CTRL1_TX_READY (0x1UL << MXC_F_I2C_TX_CTRL1_TX_READY_POS)
/* TX_CTRL1_TX_LAST Position */
#define MXC_F_I2C_TX_CTRL1_TX_LAST_POS 1
/* TX_CTRL1_TX_LAST Mask */
#define MXC_F_I2C_TX_CTRL1_TX_LAST (0x1UL << MXC_F_I2C_TX_CTRL1_TX_LAST_POS)
/* TX_CTRL1_TX_LAST_HOLD_SCL_LOW Value */
#define MXC_V_I2C_TX_CTRL1_TX_LAST_HOLD_SCL_LOW 0x0UL
/* TX_CTRL1_TX_LAST_HOLD_SCL_LOW Setting */
#define MXC_S_I2C_TX_CTRL1_TX_LAST_HOLD_SCL_LOW \
(MXC_V_I2C_TX_CTRL1_TX_LAST_HOLD_SCL_LOW \
<< MXC_F_I2C_TX_CTRL1_TX_LAST_POS)
/* TX_CTRL1_TX_LAST_END_TRANSACTION Value */
#define MXC_V_I2C_TX_CTRL1_TX_LAST_END_TRANSACTION 0x1UL
/* TX_CTRL1_TX_LAST_END_TRANSACTION Setting */
#define MXC_S_I2C_TX_CTRL1_TX_LAST_END_TRANSACTION \
(MXC_V_I2C_TX_CTRL1_TX_LAST_END_TRANSACTION \
<< MXC_F_I2C_TX_CTRL1_TX_LAST_POS)
/* TX_CTRL1_TX_FIFO Position */
#define MXC_F_I2C_TX_CTRL1_TX_FIFO_POS 8
/* TX_CTRL1_TX_FIFO Mask */
#define MXC_F_I2C_TX_CTRL1_TX_FIFO (0xFUL << MXC_F_I2C_TX_CTRL1_TX_FIFO_POS)
/**
* Data Register.
*/
/* FIFO_DATA Position */
#define MXC_F_I2C_FIFO_DATA_POS 0
/* FIFO_DATA Mask */
#define MXC_F_I2C_FIFO_DATA (0xFFUL << MXC_F_I2C_FIFO_DATA_POS)
/**
* Controller Control Register.
*/
/* CONTROLLER_CTRL_START Position */
#define MXC_F_I2C_CONTROLLER_CTRL_START_POS 0
/* CONTROLLER_CTRL_START Mask */
#define MXC_F_I2C_CONTROLLER_CTRL_START \
(0x1UL << MXC_F_I2C_CONTROLLER_CTRL_START_POS)
/* CONTROLLER_CTRL_RESTART Position */
#define MXC_F_I2C_CONTROLLER_CTRL_RESTART_POS 1
/* CONTROLLER_CTRL_RESTART Mask */
#define MXC_F_I2C_CONTROLLER_CTRL_RESTART \
(0x1UL << MXC_F_I2C_CONTROLLER_CTRL_RESTART_POS)
/* CONTROLLER_CTRL_STOP Position */
#define MXC_F_I2C_CONTROLLER_CTRL_STOP_POS 2
/* CONTROLLER_CTRL_STOP Mask */
#define MXC_F_I2C_CONTROLLER_CTRL_STOP \
(0x1UL << MXC_F_I2C_CONTROLLER_CTRL_STOP_POS)
/* CONTROLLER_CTRL_SL_EX_ADDR Position */
#define MXC_F_I2C_CONTROLLER_CTRL_SL_EX_ADDR_POS 7
/* CONTROLLER_CTRL_SL_EX_ADDR Mask */
#define MXC_F_I2C_CONTROLLER_CTRL_SL_EX_ADDR \
(0x1UL << MXC_F_I2C_CONTROLLER_CTRL_SL_EX_ADDR_POS)
/* CONTROLLER_CTRL_SL_EX_ADDR_7_BITS_ADDRESS Value */
#define MXC_V_I2C_CONTROLLER_CTRL_SL_EX_ADDR_7_BITS_ADDRESS 0x0UL
/* CONTROLLER_CTRL_SL_EX_ADDR_7_BITS_ADDRESS Setting */
#define MXC_S_I2C_CONTROLLER_CTRL_SL_EX_ADDR_7_BITS_ADDRESS \
(MXC_V_I2C_CONTROLLER_CTRL_SL_EX_ADDR_7_BITS_ADDRESS \
<< MXC_F_I2C_CONTROLLER_CTRL_SL_EX_ADDR_POS)
/* CONTROLLER_CTRL_SL_EX_ADDR_10_BITS_ADDRESS Value */
#define MXC_V_I2C_CONTROLLER_CTRL_SL_EX_ADDR_10_BITS_ADDRESS 0x1UL
/* CONTROLLER_CTRL_SL_EX_ADDR_10_BITS_ADDRESS Setting */
#define MXC_S_I2C_CONTROLLER_CTRL_SL_EX_ADDR_10_BITS_ADDRESS \
(MXC_V_I2C_CONTROLLER_CTRL_SL_EX_ADDR_10_BITS_ADDRESS \
<< MXC_F_I2C_CONTROLLER_CTRL_SL_EX_ADDR_POS)
/* CONTROLLER_CTRL_CONTROLLER_CODE Position */
#define MXC_F_I2C_CONTROLLER_CTRL_CONTROLLER_CODE_POS 8
/* CONTROLLER_CTRL_CONTROLLER_CODE Mask */
#define MXC_F_I2C_CONTROLLER_CTRL_CONTROLLER_CODE \
(0x7UL << MXC_F_I2C_CONTROLLER_CTRL_CONTROLLER_CODE_POS)
/* CONTROLLER_CTRL_SCL_SPEED_UP Position */
#define MXC_F_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_POS 11
/* CONTROLLER_CTRL_SCL_SPEED_UP Mask */
#define MXC_F_I2C_CONTROLLER_CTRL_SCL_SPEED_UP \
(0x1UL << MXC_F_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_POS)
/* CONTROLLER_CTRL_SCL_SPEED_UP_EN Value */
#define MXC_V_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_EN 0x0UL
/* CONTROLLER_CTRL_SCL_SPEED_UP_EN Setting */
#define MXC_S_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_EN \
(MXC_V_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_EN \
<< MXC_F_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_POS)
/* CONTROLLER_CTRL_SCL_SPEED_UP_DIS Value */
#define MXC_V_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_DIS 0x1UL
/* CONTROLLER_CTRL_SCL_SPEED_UP_DIS Setting */
#define MXC_S_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_DIS \
(MXC_V_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_DIS \
<< MXC_F_I2C_CONTROLLER_CTRL_SCL_SPEED_UP_POS)
/**
* Clock Low Register.
*/
/* CLK_LO_CLK_LO Position */
#define MXC_F_I2C_CLK_LO_CLK_LO_POS 0
/* CLK_LO_CLK_LO Mask */
#define MXC_F_I2C_CLK_LO_CLK_LO (0x1FFUL << MXC_F_I2C_CLK_LO_CLK_LO_POS)
/**
* Clock high Register.
*/
/* CLK_HI_CKH Position */
#define MXC_F_I2C_CLK_HI_CKH_POS 0
/* CLK_HI_CKH Mask */
#define MXC_F_I2C_CLK_HI_CKH (0x1FFUL << MXC_F_I2C_CLK_HI_CKH_POS)
/**
* HS-Mode Clock Control Register
*/
/* HS_CLK_HS_CLK_LO Position */
#define MXC_F_I2C_HS_CLK_HS_CLK_LO_POS 0
/* HS_CLK_HS_CLK_LO Mask */
#define MXC_F_I2C_HS_CLK_HS_CLK_LO (0xFFUL << MXC_F_I2C_HS_CLK_HS_CLK_LO_POS)
/* HS_CLK_HS_CLK_HI Position */
#define MXC_F_I2C_HS_CLK_HS_CLK_HI_POS 8
/* HS_CLK_HS_CLK_HI Mask */
#define MXC_F_I2C_HS_CLK_HS_CLK_HI (0xFFUL << MXC_F_I2C_HS_CLK_HS_CLK_HI_POS)
/**
* Timeout Register
*/
/* TIMEOUT_TO Position */
#define MXC_F_I2C_TIMEOUT_TO_POS 0
/* TIMEOUT_TO Mask */
#define MXC_F_I2C_TIMEOUT_TO (0xFFFFUL << MXC_F_I2C_TIMEOUT_TO_POS)
/**
* Target Address Register.
*/
/* TARGET_ADDR_TARGET_ADDR Position */
#define MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_POS 0
/* TARGET_ADDR_TARGET_ADDR Mask */
#define MXC_F_I2C_TARGET_ADDR_TARGET_ADDR \
(0x3FFUL << MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_POS)
/* TARGET_ADDR_TARGET_ADDR_DIS Position */
#define MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_DIS_POS 10
/* TARGET_ADDR_TARGET_ADDR_DIS Mask */
#define MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_DIS \
(0x1UL << MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_DIS_POS)
/* TARGET_ADDR_TARGET_ADDR_IDX Position */
#define MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_IDX_POS 11
/* TARGET_ADDR_TARGET_ADDR_IDX Mask */
#define MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_IDX \
(0xFUL << MXC_F_I2C_TARGET_ADDR_TARGET_ADDR_IDX_POS)
/* TARGET_ADDR_EX_ADDR Position */
#define MXC_F_I2C_TARGET_ADDR_EX_ADDR_POS 15
/* TARGET_ADDR_EX_ADDR Mask */
#define MXC_F_I2C_TARGET_ADDR_EX_ADDR \
(0x1UL << MXC_F_I2C_TARGET_ADDR_EX_ADDR_POS)
/* TARGET_ADDR_EX_ADDR_7_BITS_ADDRESS Value */
#define MXC_V_I2C_TARGET_ADDR_EX_ADDR_7_BITS_ADDRESS 0x0UL
/* TARGET_ADDR_EX_ADDR_7_BITS_ADDRESS Setting */
#define MXC_S_I2C_TARGET_ADDR_EX_ADDR_7_BITS_ADDRESS \
(MXC_V_I2C_TARGET_ADDR_EX_ADDR_7_BITS_ADDRESS \
<< MXC_F_I2C_TARGET_ADDR_EX_ADDR_POS)
/* TARGET_ADDR_EX_ADDR_10_BITS_ADDRESS Value */
#define MXC_V_I2C_TARGET_ADDR_EX_ADDR_10_BITS_ADDRESS 0x1UL
/* TARGET_ADDR_EX_ADDR_10_BITS_ADDRESS Setting */
#define MXC_S_I2C_TARGET_ADDR_EX_ADDR_10_BITS_ADDRESS \
(MXC_V_I2C_TARGET_ADDR_EX_ADDR_10_BITS_ADDRESS \
<< MXC_F_I2C_TARGET_ADDR_EX_ADDR_POS)
/**
* DMA Register.
*/
/* DMA_TX_EN Position */
#define MXC_F_I2C_DMA_TX_EN_POS 0
/* DMA_TX_EN Mask */
#define MXC_F_I2C_DMA_TX_EN (0x1UL << MXC_F_I2C_DMA_TX_EN_POS)
/* DMA_TX_EN_DIS Value */
#define MXC_V_I2C_DMA_TX_EN_DIS 0x0UL
/* DMA_TX_EN_DIS Setting */
#define MXC_S_I2C_DMA_TX_EN_DIS \
(MXC_V_I2C_DMA_TX_EN_DIS << MXC_F_I2C_DMA_TX_EN_POS)
/* DMA_TX_EN_EN Value */
#define MXC_V_I2C_DMA_TX_EN_EN 0x1UL
/* DMA_TX_EN_EN Setting */
#define MXC_S_I2C_DMA_TX_EN_EN \
(MXC_V_I2C_DMA_TX_EN_EN << MXC_F_I2C_DMA_TX_EN_POS)
/* DMA_RX_EN Position */
#define MXC_F_I2C_DMA_RX_EN_POS 1
/* DMA_RX_EN Mask */
#define MXC_F_I2C_DMA_RX_EN (0x1UL << MXC_F_I2C_DMA_RX_EN_POS)
/* DMA_RX_EN_DIS Value */
#define MXC_V_I2C_DMA_RX_EN_DIS 0x0UL
/* DMA_RX_EN_DIS Setting */
#define MXC_S_I2C_DMA_RX_EN_DIS \
(MXC_V_I2C_DMA_RX_EN_DIS << MXC_F_I2C_DMA_RX_EN_POS)
/* DMA_RX_EN_EN Value */
#define MXC_V_I2C_DMA_RX_EN_EN 0x1UL
/* DMA_RX_EN_EN Setting */
#define MXC_S_I2C_DMA_RX_EN_EN \
(MXC_V_I2C_DMA_RX_EN_EN << MXC_F_I2C_DMA_RX_EN_POS)
#endif /* _I2C_REGS_H_ */
|