blob: d35b3ccbcf4b5054fbe29c9b16da8eed6bd8f04a (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
|
/* Copyright 2012 The ChromiumOS Authors
* Use of this source code is governed by a BSD-style license that can be
* found in the LICENSE file.
*/
/* Memory mapping */
#define CONFIG_FLASH_SIZE_BYTES 0x00020000
#define CONFIG_FLASH_BANK_SIZE 0x1000
#define CONFIG_FLASH_ERASE_SIZE 0x0100 /* erase bank size */
/*
* TODO(crosbug.com/p/23805): Technically we can write in word-mode (4 bytes at
* a time), but that's really slow, and older host interfaces which can't ask
* about the ideal size would then end up writing in that mode instead of the
* faster page mode. So lie about the write size for now. Once all software
* (flashrom, u-boot, ectool) which cares has been updated to know about ver.1
* of EC_CMD_GET_FLASH_INFO, we can remove this workaround.
*/
#define CONFIG_FLASH_WRITE_SIZE 0x0080
/* Ideal write size in page-mode */
#define CONFIG_FLASH_WRITE_IDEAL_SIZE 0x0080
#define CONFIG_RAM_BASE 0x20000000
#define CONFIG_RAM_SIZE 0x00004000
/* Number of IRQ vectors on the NVIC
*
* Section 10.1 "Nested vectored interrupt controller (NVIC)" states:
* 45 maskable interrupt channels in Cat.1 and Cat.2 devices (see Table 49)
* 54 maskable interrupt channels in Cat.3 devices (see Table 50) and 57
* channels in Cat.4, Cat.5 and Cat.6 devices (see Table 51).
*
* The only STM32L15 that we support is the "discovery" board is a "Category
* 3" device. See Section 1.5 "Product Category definition".
*
* https://www.st.com/resource/en/reference_manual/cd00240193-stm32l100xx-stm32l151xx-stm32l152xx-and-stm32l162xx-advanced-arm-based-32-bit-mcus-stmicroelectronics.pdf
*/
#define CONFIG_IRQ_COUNT 54
/* Lots of RAM, so use bigger UART buffer */
#undef CONFIG_UART_TX_BUF_SIZE
#define CONFIG_UART_TX_BUF_SIZE 2048
/* Use DMA for UART receive */
#define CONFIG_UART_RX_DMA
/* Flash erases to 0, not 1 */
#define CONFIG_FLASH_ERASED_VALUE32 0
/* USB packet ram config */
#define CONFIG_USB_RAM_BASE 0x40006000
#define CONFIG_USB_RAM_SIZE 512
#define CONFIG_USB_RAM_ACCESS_TYPE uint32_t
#define CONFIG_USB_RAM_ACCESS_SIZE 4
/* DFU Address */
#define STM32_DFU_BASE 0x1ff00000
|