summaryrefslogtreecommitdiff
path: root/arch/arm/boot/dts/socfpga_arria10.dtsi
diff options
context:
space:
mode:
authorDinh Nguyen <dinguyen@kernel.org>2022-10-04 12:53:28 -0500
committerDinh Nguyen <dinguyen@kernel.org>2022-11-18 11:13:48 -0600
commit63fb606a59a4e51572b2f34589b4afd00536f185 (patch)
treeb93903cd3e727b66e49b7169e4c2d198177ba89f /arch/arm/boot/dts/socfpga_arria10.dtsi
parent2dbf5494ceec6b70388e16550426a8e65945776b (diff)
downloadlinux-next-63fb606a59a4e51572b2f34589b4afd00536f185.tar.gz
arm: dts: socfpga: remove "clk-phase" in sdmmc_clk
Now that the SDMMC driver can use the "clk-phase-sd-hs" binding, we don't need the clk-phase in the sdmmc_clk anymore. Signed-off-by: Dinh Nguyen <dinguyen@kernel.org>
Diffstat (limited to 'arch/arm/boot/dts/socfpga_arria10.dtsi')
-rw-r--r--arch/arm/boot/dts/socfpga_arria10.dtsi1
1 files changed, 0 insertions, 1 deletions
diff --git a/arch/arm/boot/dts/socfpga_arria10.dtsi b/arch/arm/boot/dts/socfpga_arria10.dtsi
index a06211fcb5c3..cc7d4a62dde7 100644
--- a/arch/arm/boot/dts/socfpga_arria10.dtsi
+++ b/arch/arm/boot/dts/socfpga_arria10.dtsi
@@ -365,7 +365,6 @@
compatible = "altr,socfpga-a10-gate-clk";
clocks = <&sdmmc_free_clk>;
clk-gate = <0xC8 5>;
- clk-phase = <0 135>;
};
qspi_clk: qspi_clk {